blob: 09f8b968ede81c6046fa04cccea27594f38e2091 [file] [log] [blame]
Ilya Yanok37651282012-02-07 23:30:22 +00001/*
2 * Copyright (C) 2011 Ilya Yanok, Emcraft Systems
3 *
4 * Based on omap3_evm_config.h
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Ilya Yanok37651282012-02-07 23:30:22 +00007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
Ilya Yanok37651282012-02-07 23:30:22 +000015
Ilya Yanok37651282012-02-07 23:30:22 +000016#define CONFIG_MACH_TYPE MACH_TYPE_MCX
17
Ilya Yanok37651282012-02-07 23:30:22 +000018#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
19
20#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050021#include <asm/arch/omap.h>
Ilya Yanok37651282012-02-07 23:30:22 +000022
Ilya Yanok37651282012-02-07 23:30:22 +000023/*
24 * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
25 * and older u-boot.bin with the new U-Boot SPL.
26 */
27#define CONFIG_SYS_TEXT_BASE 0x80008000
28
Ilya Yanok37651282012-02-07 23:30:22 +000029/* Clock Defines */
30#define V_OSCK 26000000 /* Clock output from T2 */
31#define V_SCLK (V_OSCK >> 1)
32
33#define CONFIG_MISC_INIT_R
34
35#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
36#define CONFIG_SETUP_MEMORY_TAGS
37#define CONFIG_INITRD_TAG
38#define CONFIG_REVISION_TAG
39
40/*
41 * Size of malloc() pool
42 */
43#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
44#define CONFIG_SYS_MALLOC_LEN (1024 << 10)
45/*
46 * DDR related
47 */
48#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
49
50/*
51 * Hardware drivers
52 */
53
54/*
55 * NS16550 Configuration
56 */
57#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
58
Ilya Yanok37651282012-02-07 23:30:22 +000059#define CONFIG_SYS_NS16550_SERIAL
60#define CONFIG_SYS_NS16550_REG_SIZE (-4)
61#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
62
63/*
64 * select serial console configuration
65 */
66#define CONFIG_CONS_INDEX 3
67#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
68#define CONFIG_SERIAL3 3 /* UART3 */
69
70/* allow to overwrite serial and ethaddr */
71#define CONFIG_ENV_OVERWRITE
Ilya Yanok37651282012-02-07 23:30:22 +000072#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
73 115200}
Ilya Yanok37651282012-02-07 23:30:22 +000074
75/* EHCI */
Ilya Yanok37651282012-02-07 23:30:22 +000076#define CONFIG_USB_EHCI_OMAP
Stefano Babic72c72122012-10-16 04:07:04 +000077#define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 57
Ilya Yanok37651282012-02-07 23:30:22 +000078#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
Stefano Babica51dd7d2015-07-26 15:18:14 +020079#define CONFIG_USB_HOST_ETHER
80#define CONFIG_USB_ETHER_ASIX
81#define CONFIG_USB_ETHER_MCS7830
Ilya Yanok37651282012-02-07 23:30:22 +000082
83/* commands to include */
Ilya Yanok37651282012-02-07 23:30:22 +000084#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
85
Ilya Yanok37651282012-02-07 23:30:22 +000086#define CONFIG_CMD_NAND /* NAND support */
Ilya Yanok37651282012-02-07 23:30:22 +000087#define CONFIG_CMD_UBIFS
88#define CONFIG_RBTREE
89#define CONFIG_LZO
90#define CONFIG_MTD_PARTITIONS
91#define CONFIG_MTD_DEVICE
92#define CONFIG_CMD_MTDPARTS
93
Heiko Schocherf53f2b82013-10-22 11:03:18 +020094#define CONFIG_SYS_I2C
95#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
96#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
97#define CONFIG_SYS_I2C_OMAP34XX
Ilya Yanok37651282012-02-07 23:30:22 +000098
99/* RTC */
100#define CONFIG_RTC_DS1337
101#define CONFIG_SYS_I2C_RTC_ADDR 0x68
102
Ilya Yanok37651282012-02-07 23:30:22 +0000103/*
104 * Board NAND Info.
105 */
106#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
107 /* to access nand */
108#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
109 /* to access */
110 /* nand at CS0 */
111
112#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
113 /* NAND devices */
Ilya Yanok37651282012-02-07 23:30:22 +0000114#define CONFIG_JFFS2_NAND
115/* nand device jffs2 lives on */
116#define CONFIG_JFFS2_DEV "nand0"
117/* start of jffs2 partition */
118#define CONFIG_JFFS2_PART_OFFSET 0x680000
119#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
120
121/* Environment information */
Ilya Yanok37651282012-02-07 23:30:22 +0000122
123#define CONFIG_BOOTFILE "uImage"
124
Stefano Babic97872a82012-06-13 22:34:43 +0000125/* Setup MTD for NAND on the SOM */
126#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
127#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \
128 "1m(u-boot),256k(env1)," \
129 "256k(env2),6m(kernel),6m(k_recovery)," \
130 "8m(fs_recovery),-(common_data)"
131
132#define CONFIG_HOSTNAME mcx
Ilya Yanok37651282012-02-07 23:30:22 +0000133#define CONFIG_EXTRA_ENV_SETTINGS \
Stefano Babic97872a82012-06-13 22:34:43 +0000134 "adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0" \
135 "adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0" \
136 "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \
137 "addfb=setenv bootargs ${bootargs} vram=6M " \
138 "omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0" \
139 "addip_sta=setenv bootargs ${bootargs} " \
140 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
141 "${netmask}:${hostname}:eth0:off\0" \
142 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
143 "addip=if test -n ${ipdyn};then run addip_dyn;" \
144 "else run addip_sta;fi\0" \
145 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
146 "addtty=setenv bootargs ${bootargs} " \
147 "console=${consoledev},${baudrate}\0" \
148 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
149 "baudrate=115200\0" \
150 "consoledev=ttyO2\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200151 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
Stefano Babic97872a82012-06-13 22:34:43 +0000152 "loadaddr=0x82000000\0" \
153 "load=tftp ${loadaddr} ${u-boot}\0" \
154 "load_k=tftp ${loadaddr} ${bootfile}\0" \
155 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
156 "loadmlo=tftp ${loadaddr} ${mlo}\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200157 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \
Stefano Babic97872a82012-06-13 22:34:43 +0000158 "mmcargs=root=/dev/mmcblk0p2 rw " \
159 "rootfstype=ext3 rootwait\0" \
160 "mmcboot=echo Booting from mmc ...; " \
161 "run mmcargs; " \
162 "run addip addtty addmtd addfb addeth addmisc;" \
163 "run loaduimage; " \
164 "bootm ${loadaddr}\0" \
165 "net_nfs=run load_k; " \
166 "run nfsargs; " \
167 "run addip addtty addmtd addfb addeth addmisc;" \
168 "bootm ${loadaddr}\0" \
169 "nfsargs=setenv bootargs root=/dev/nfs rw " \
170 "nfsroot=${serverip}:${rootpath}\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200171 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \
Stefano Babic97872a82012-06-13 22:34:43 +0000172 "uboot_addr=0x80000\0" \
173 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
174 "nand write ${loadaddr} ${uboot_addr} 80000\0" \
175 "updatemlo=nandecc hw;nand erase 0 20000;" \
176 "nand write ${loadaddr} 0 20000\0" \
177 "upd=if run load;then echo Updating u-boot;if run update;" \
178 "then echo U-Boot updated;" \
179 "else echo Error updating u-boot !;" \
180 "echo Board without bootloader !!;" \
181 "fi;" \
182 "else echo U-Boot not downloaded..exiting;fi\0" \
183 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
184 "bootscript=echo Running bootscript from mmc ...; " \
185 "source ${loadaddr}\0" \
186 "nandargs=setenv bootargs ubi.mtd=7 " \
187 "root=ubi0:rootfs rootfstype=ubifs\0" \
188 "nandboot=echo Booting from nand ...; " \
189 "run nandargs; " \
190 "ubi part nand0,4;" \
191 "ubi readvol ${loadaddr} kernel;" \
Stefano Babiceccb5762012-10-16 04:07:03 +0000192 "run addtty addmtd addfb addeth addmisc;" \
Stefano Babic97872a82012-06-13 22:34:43 +0000193 "bootm ${loadaddr}\0" \
Stefano Babic756a7bf2012-10-20 23:56:07 +0000194 "preboot=ubi part nand0,7;" \
195 "ubi readvol ${loadaddr} splash;" \
196 "bmp display ${loadaddr};" \
197 "gpio set 55\0" \
Stefano Babiceccb5762012-10-16 04:07:03 +0000198 "swupdate_args=setenv bootargs root=/dev/ram " \
199 "quiet loglevel=1 " \
200 "consoleblank=0 ${swupdate_misc}\0" \
Stefano Babic97872a82012-06-13 22:34:43 +0000201 "swupdate=echo Running Sw-Update...;" \
202 "if printenv mtdparts;then echo Starting SwUpdate...; " \
203 "else mtdparts default;fi; " \
204 "ubi part nand0,5;" \
205 "ubi readvol 0x82000000 kernel_recovery;" \
Stefano Babiceccb5762012-10-16 04:07:03 +0000206 "ubi part nand0,6;" \
207 "ubi readvol 0x84000000 fs_recovery;" \
Stefano Babic97872a82012-06-13 22:34:43 +0000208 "run swupdate_args; " \
209 "setenv bootargs ${bootargs} " \
210 "${mtdparts} " \
211 "vram=6M omapfb.vram=1:2M,2:2M,3:2M " \
212 "omapdss.def_disp=lcd;" \
Stefano Babic59a1e782014-02-14 12:51:27 +0100213 "bootm 0x82000000 0x84000000\0" \
214 "bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;" \
215 "then source 82000000;else run nandboot;fi\0"
Ilya Yanok37651282012-02-07 23:30:22 +0000216
217#define CONFIG_AUTO_COMPLETE
Detlev Zundeld1c609f2012-02-08 04:49:02 +0000218#define CONFIG_CMDLINE_EDITING
219
Ilya Yanok37651282012-02-07 23:30:22 +0000220/*
221 * Miscellaneous configurable options
222 */
Ilya Yanok37651282012-02-07 23:30:22 +0000223#define CONFIG_SYS_LONGHELP /* undef to save memory */
Stefano Babicbdb00c22012-06-13 22:34:41 +0000224#define CONFIG_SYS_CBSIZE 1024/* Console I/O Buffer Size */
Ilya Yanok37651282012-02-07 23:30:22 +0000225/* Print Buffer Size */
226#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
227 sizeof(CONFIG_SYS_PROMPT) + 16)
228#define CONFIG_SYS_MAXARGS 16 /* max number of command */
229 /* args */
230/* Boot Argument Buffer Size */
231#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
232/* memtest works on */
233#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
234#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
235 0x01F00000) /* 31MB */
236
237#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
238 /* address */
Stefano Babic756a7bf2012-10-20 23:56:07 +0000239#define CONFIG_PREBOOT
Ilya Yanok37651282012-02-07 23:30:22 +0000240
241/*
242 * AM3517 has 12 GP timers, they can be driven by the system clock
243 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
244 * This rate is divided by a local divisor.
245 */
246#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
247#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Ilya Yanok37651282012-02-07 23:30:22 +0000248
249/*
Ilya Yanok37651282012-02-07 23:30:22 +0000250 * Physical Memory Map
251 */
252#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
253#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Ilya Yanok37651282012-02-07 23:30:22 +0000254#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
255
256/*
257 * FLASH and environment organization
258 */
259
260/* **** PISMO SUPPORT *** */
Stefano Babic7daa6e12015-07-26 15:18:13 +0200261#define CONFIG_NAND
262#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
Ilya Yanok37651282012-02-07 23:30:22 +0000263#define CONFIG_NAND_OMAP_GPMC
Stefano Babic7daa6e12015-07-26 15:18:13 +0200264#define CONFIG_NAND_OMAP_GPMC_PREFETCH
Ilya Yanok37651282012-02-07 23:30:22 +0000265#define CONFIG_ENV_IS_IN_NAND
Stefano Babic97872a82012-06-13 22:34:43 +0000266#define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */
Ilya Yanok37651282012-02-07 23:30:22 +0000267
Stefano Babic97872a82012-06-13 22:34:43 +0000268/* Redundant Environment */
Ilya Yanok37651282012-02-07 23:30:22 +0000269#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
270#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
271#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
Stefano Babic97872a82012-06-13 22:34:43 +0000272#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
273 2 * CONFIG_SYS_ENV_SECT_SIZE)
274#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
Ilya Yanok37651282012-02-07 23:30:22 +0000275
276/* Flash banks JFFS2 should use */
277#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
278 CONFIG_SYS_MAX_NAND_DEVICE)
279#define CONFIG_SYS_JFFS2_MEM_NAND
280/* use flash_info[2] */
281#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
282#define CONFIG_SYS_JFFS2_NUM_BANKS 1
283
284#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
285#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
286#define CONFIG_SYS_INIT_RAM_SIZE 0x800
287#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
288 CONFIG_SYS_INIT_RAM_SIZE - \
289 GENERATED_GBL_DATA_SIZE)
290
291/* Defines for SPL */
Tom Rini28591df2012-08-13 12:03:19 -0700292#define CONFIG_SPL_FRAMEWORK
Tom Rini9e0c2602012-08-14 12:26:08 -0700293#define CONFIG_SPL_BOARD_INIT
Ilya Yanok37651282012-02-07 23:30:22 +0000294#define CONFIG_SPL_NAND_SIMPLE
Ilya Yanok37651282012-02-07 23:30:22 +0000295
Scott Woodc352a0c2012-09-20 19:09:07 -0500296#define CONFIG_SPL_NAND_BASE
297#define CONFIG_SPL_NAND_DRIVERS
298#define CONFIG_SPL_NAND_ECC
Tom Rini28eec372016-11-07 21:34:54 -0500299#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
Ilya Yanok37651282012-02-07 23:30:22 +0000300
301#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinie33b7052012-05-08 07:29:31 +0000302#define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
Ilya Yanok37651282012-02-07 23:30:22 +0000303#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
304
305/* move malloc and bss high to prevent clashing with the main image */
306#define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
307#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
308#define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
309#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
310
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100311#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200312#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Ilya Yanok37651282012-02-07 23:30:22 +0000313
314/* NAND boot config */
315#define CONFIG_SYS_NAND_PAGE_COUNT 64
316#define CONFIG_SYS_NAND_PAGE_SIZE 2048
317#define CONFIG_SYS_NAND_OOBSIZE 64
318#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
319#define CONFIG_SYS_NAND_5_ADDR_CYCLE
320#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
321#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
322 48, 49, 50, 51, 52, 53, 54, 55,\
323 56, 57, 58, 59, 60, 61, 62, 63}
324#define CONFIG_SYS_NAND_ECCSIZE 256
325#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3ef49732013-11-18 19:03:01 +0530326#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW
Stefano Babicd6cfac42014-02-14 12:51:25 +0100327#define CONFIG_SPL_NAND_SOFTECC
Ilya Yanok37651282012-02-07 23:30:22 +0000328
Ilya Yanok37651282012-02-07 23:30:22 +0000329#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
330
331#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
332
333/*
334 * ethernet support
335 *
336 */
337#if defined(CONFIG_CMD_NET)
338#define CONFIG_DRIVER_TI_EMAC
339#define CONFIG_DRIVER_TI_EMAC_USE_RMII
340#define CONFIG_MII
Ilya Yanok37651282012-02-07 23:30:22 +0000341#define CONFIG_BOOTP_DNS
342#define CONFIG_BOOTP_DNS2
343#define CONFIG_BOOTP_SEND_HOSTNAME
344#define CONFIG_NET_RETRY_COUNT 10
345#endif
346
Stefano Babic756a7bf2012-10-20 23:56:07 +0000347#define CONFIG_SPLASH_SCREEN
348#define CONFIG_VIDEO_BMP_RLE8
Stefano Babic756a7bf2012-10-20 23:56:07 +0000349#define CONFIG_VIDEO_OMAP3
Stefano Babic756a7bf2012-10-20 23:56:07 +0000350
Ilya Yanok37651282012-02-07 23:30:22 +0000351#endif /* __CONFIG_H */