wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 |
| 3 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 4 | * Marius Groeger <mgroeger@sysgo.de> |
| 5 | * |
| 6 | * (C) Copyright 2002 |
| 7 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 8 | * Alex Zuepke <azu@sysgo.de> |
| 9 | * |
| 10 | * (C) Copyright 2002 |
Detlev Zundel | f1b3f2b | 2009-05-13 10:54:10 +0200 | [diff] [blame] | 11 | * Gary Jennejohn, DENX Software Engineering, <garyj@denx.de> |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 12 | * |
| 13 | * See file CREDITS for list of people who contributed to this |
| 14 | * project. |
| 15 | * |
| 16 | * This program is free software; you can redistribute it and/or |
| 17 | * modify it under the terms of the GNU General Public License as |
| 18 | * published by the Free Software Foundation; either version 2 of |
| 19 | * the License, or (at your option) any later version. |
| 20 | * |
| 21 | * This program is distributed in the hope that it will be useful, |
| 22 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 23 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 24 | * GNU General Public License for more details. |
| 25 | * |
| 26 | * You should have received a copy of the GNU General Public License |
| 27 | * along with this program; if not, write to the Free Software |
| 28 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 29 | * MA 02111-1307 USA |
| 30 | */ |
| 31 | |
| 32 | #include <common.h> |
kevin.morfitt@fearnside-systems.co.uk | e0d8131 | 2009-11-17 18:30:34 +0900 | [diff] [blame] | 33 | #ifdef CONFIG_S3C24X0 |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 34 | |
| 35 | #include <asm/io.h> |
kevin.morfitt@fearnside-systems.co.uk | e0d8131 | 2009-11-17 18:30:34 +0900 | [diff] [blame] | 36 | #include <asm/arch/s3c24x0_cpu.h> |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 37 | |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 38 | int timer_load_val = 0; |
kevin.morfitt@fearnside-systems.co.uk | 34f0cf9 | 2009-09-06 00:33:13 +0900 | [diff] [blame] | 39 | static ulong timer_clk; |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 40 | |
| 41 | /* macro to read the 16 bit timer */ |
| 42 | static inline ulong READ_TIMER(void) |
| 43 | { |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 44 | struct s3c24x0_timers *timers = s3c24x0_get_base_timers(); |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 45 | |
C Nauman | 383c43e | 2010-10-26 23:04:31 +0900 | [diff] [blame] | 46 | return readl(&timers->tcnto4) & 0xffff; |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 47 | } |
| 48 | |
| 49 | static ulong timestamp; |
| 50 | static ulong lastdec; |
| 51 | |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 52 | int timer_init(void) |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 53 | { |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 54 | struct s3c24x0_timers *timers = s3c24x0_get_base_timers(); |
| 55 | ulong tmr; |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 56 | |
| 57 | /* use PWM Timer 4 because it has no output */ |
| 58 | /* prescaler for Timer 4 is 16 */ |
C Nauman | 383c43e | 2010-10-26 23:04:31 +0900 | [diff] [blame] | 59 | writel(0x0f00, &timers->tcfg0); |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 60 | if (timer_load_val == 0) { |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 61 | /* |
| 62 | * for 10 ms clock period @ PCLK with 4 bit divider = 1/2 |
| 63 | * (default) and prescaler = 16. Should be 10390 |
| 64 | * @33.25MHz and 15625 @ 50 MHz |
| 65 | */ |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 66 | timer_load_val = get_PCLK() / (2 * 16 * 100); |
kevin.morfitt@fearnside-systems.co.uk | 34f0cf9 | 2009-09-06 00:33:13 +0900 | [diff] [blame] | 67 | timer_clk = get_PCLK() / (2 * 16); |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 68 | } |
| 69 | /* load value for 10 ms timeout */ |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 70 | lastdec = timer_load_val; |
C Nauman | 383c43e | 2010-10-26 23:04:31 +0900 | [diff] [blame] | 71 | writel(timer_load_val, &timers->tcntb4); |
| 72 | /* auto load, manual update of timer 4 */ |
| 73 | tmr = (readl(&timers->tcon) & ~0x0700000) | 0x0600000; |
| 74 | writel(tmr, &timers->tcon); |
| 75 | /* auto load, start timer 4 */ |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 76 | tmr = (tmr & ~0x0700000) | 0x0500000; |
C Nauman | 383c43e | 2010-10-26 23:04:31 +0900 | [diff] [blame] | 77 | writel(tmr, &timers->tcon); |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 78 | timestamp = 0; |
| 79 | |
| 80 | return (0); |
| 81 | } |
| 82 | |
| 83 | /* |
| 84 | * timer without interrupts |
| 85 | */ |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 86 | ulong get_timer(ulong base) |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 87 | { |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 88 | return get_timer_masked() - base; |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 89 | } |
| 90 | |
Ingo van Lil | f0f778a | 2009-11-24 14:09:21 +0100 | [diff] [blame] | 91 | void __udelay (unsigned long usec) |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 92 | { |
| 93 | ulong tmo; |
kevin.morfitt@fearnside-systems.co.uk | 34f0cf9 | 2009-09-06 00:33:13 +0900 | [diff] [blame] | 94 | ulong start = get_ticks(); |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 95 | |
| 96 | tmo = usec / 1000; |
| 97 | tmo *= (timer_load_val * 100); |
| 98 | tmo /= 1000; |
| 99 | |
kevin.morfitt@fearnside-systems.co.uk | 34f0cf9 | 2009-09-06 00:33:13 +0900 | [diff] [blame] | 100 | while ((ulong) (get_ticks() - start) < tmo) |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 101 | /*NOP*/; |
| 102 | } |
| 103 | |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 104 | ulong get_timer_masked(void) |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 105 | { |
kevin.morfitt@fearnside-systems.co.uk | 34f0cf9 | 2009-09-06 00:33:13 +0900 | [diff] [blame] | 106 | ulong tmr = get_ticks(); |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 107 | |
kevin.morfitt@fearnside-systems.co.uk | 34f0cf9 | 2009-09-06 00:33:13 +0900 | [diff] [blame] | 108 | return tmr / (timer_clk / CONFIG_SYS_HZ); |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 109 | } |
| 110 | |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 111 | void udelay_masked(unsigned long usec) |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 112 | { |
| 113 | ulong tmo; |
wdenk | 7af1f9d | 2005-04-04 12:08:28 +0000 | [diff] [blame] | 114 | ulong endtime; |
| 115 | signed long diff; |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 116 | |
wdenk | 7af1f9d | 2005-04-04 12:08:28 +0000 | [diff] [blame] | 117 | if (usec >= 1000) { |
| 118 | tmo = usec / 1000; |
| 119 | tmo *= (timer_load_val * 100); |
| 120 | tmo /= 1000; |
| 121 | } else { |
| 122 | tmo = usec * (timer_load_val * 100); |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 123 | tmo /= (1000 * 1000); |
wdenk | 7af1f9d | 2005-04-04 12:08:28 +0000 | [diff] [blame] | 124 | } |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 125 | |
kevin.morfitt@fearnside-systems.co.uk | 34f0cf9 | 2009-09-06 00:33:13 +0900 | [diff] [blame] | 126 | endtime = get_ticks() + tmo; |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 127 | |
wdenk | 7af1f9d | 2005-04-04 12:08:28 +0000 | [diff] [blame] | 128 | do { |
kevin.morfitt@fearnside-systems.co.uk | 34f0cf9 | 2009-09-06 00:33:13 +0900 | [diff] [blame] | 129 | ulong now = get_ticks(); |
wdenk | 7af1f9d | 2005-04-04 12:08:28 +0000 | [diff] [blame] | 130 | diff = endtime - now; |
| 131 | } while (diff >= 0); |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 132 | } |
| 133 | |
| 134 | /* |
| 135 | * This function is derived from PowerPC code (read timebase as long long). |
| 136 | * On ARM it just returns the timer value. |
| 137 | */ |
| 138 | unsigned long long get_ticks(void) |
| 139 | { |
kevin.morfitt@fearnside-systems.co.uk | 34f0cf9 | 2009-09-06 00:33:13 +0900 | [diff] [blame] | 140 | ulong now = READ_TIMER(); |
| 141 | |
| 142 | if (lastdec >= now) { |
| 143 | /* normal mode */ |
| 144 | timestamp += lastdec - now; |
| 145 | } else { |
| 146 | /* we have an overflow ... */ |
| 147 | timestamp += lastdec + timer_load_val - now; |
| 148 | } |
| 149 | lastdec = now; |
| 150 | |
| 151 | return timestamp; |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 152 | } |
| 153 | |
| 154 | /* |
| 155 | * This function is derived from PowerPC code (timebase clock frequency). |
| 156 | * On ARM it returns the number of timer ticks per second. |
| 157 | */ |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 158 | ulong get_tbclk(void) |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 159 | { |
| 160 | ulong tbclk; |
| 161 | |
Wolfgang Denk | 8f399b3 | 2011-05-01 20:44:23 +0200 | [diff] [blame] | 162 | #if defined(CONFIG_SMDK2400) |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 163 | tbclk = timer_load_val * 100; |
Wolfgang Denk | 5873ca5 | 2006-07-21 11:31:42 +0200 | [diff] [blame] | 164 | #elif defined(CONFIG_SBC2410X) || \ |
| 165 | defined(CONFIG_SMDK2410) || \ |
C Nauman | 383c43e | 2010-10-26 23:04:31 +0900 | [diff] [blame] | 166 | defined(CONFIG_S3C2440) || \ |
Wolfgang Denk | 5873ca5 | 2006-07-21 11:31:42 +0200 | [diff] [blame] | 167 | defined(CONFIG_VCMA9) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | tbclk = CONFIG_SYS_HZ; |
wdenk | 7ac1610 | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 169 | #else |
| 170 | # error "tbclk not configured" |
| 171 | #endif |
| 172 | |
| 173 | return tbclk; |
| 174 | } |
| 175 | |
wdenk | 915b376 | 2005-04-05 22:30:50 +0000 | [diff] [blame] | 176 | /* |
| 177 | * reset the cpu by setting up the watchdog timer and let him time out |
| 178 | */ |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 179 | void reset_cpu(ulong ignored) |
wdenk | 915b376 | 2005-04-05 22:30:50 +0000 | [diff] [blame] | 180 | { |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 181 | struct s3c24x0_watchdog *watchdog; |
wdenk | 915b376 | 2005-04-05 22:30:50 +0000 | [diff] [blame] | 182 | |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 183 | watchdog = s3c24x0_get_base_watchdog(); |
wdenk | 915b376 | 2005-04-05 22:30:50 +0000 | [diff] [blame] | 184 | |
| 185 | /* Disable watchdog */ |
C Nauman | 383c43e | 2010-10-26 23:04:31 +0900 | [diff] [blame] | 186 | writel(0x0000, &watchdog->wtcon); |
wdenk | 915b376 | 2005-04-05 22:30:50 +0000 | [diff] [blame] | 187 | |
| 188 | /* Initialize watchdog timer count register */ |
C Nauman | 383c43e | 2010-10-26 23:04:31 +0900 | [diff] [blame] | 189 | writel(0x0001, &watchdog->wtcnt); |
wdenk | 915b376 | 2005-04-05 22:30:50 +0000 | [diff] [blame] | 190 | |
| 191 | /* Enable watchdog timer; assert reset at timer timeout */ |
C Nauman | 383c43e | 2010-10-26 23:04:31 +0900 | [diff] [blame] | 192 | writel(0x0021, &watchdog->wtcon); |
wdenk | 915b376 | 2005-04-05 22:30:50 +0000 | [diff] [blame] | 193 | |
kevin.morfitt@fearnside-systems.co.uk | d1cacc7 | 2009-10-10 13:30:22 +0900 | [diff] [blame] | 194 | while (1) |
| 195 | /* loop forever and wait for reset to happen */; |
wdenk | 915b376 | 2005-04-05 22:30:50 +0000 | [diff] [blame] | 196 | |
| 197 | /*NOTREACHED*/ |
| 198 | } |
| 199 | |
kevin.morfitt@fearnside-systems.co.uk | e0d8131 | 2009-11-17 18:30:34 +0900 | [diff] [blame] | 200 | #endif /* CONFIG_S3C24X0 */ |