blob: 9571870b11b24e8eb0c95d369fbf5e7e148c5e9a [file] [log] [blame]
wdenk7ac16102004-08-01 22:48:16 +00001/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 *
6 * (C) Copyright 2002
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8 * Alex Zuepke <azu@sysgo.de>
9 *
10 * (C) Copyright 2002
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +020011 * Gary Jennejohn, DENX Software Engineering, <garyj@denx.de>
wdenk7ac16102004-08-01 22:48:16 +000012 *
13 * See file CREDITS for list of people who contributed to this
14 * project.
15 *
16 * This program is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of
19 * the License, or (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29 * MA 02111-1307 USA
30 */
31
32#include <common.h>
kevin.morfitt@fearnside-systems.co.uke0d81312009-11-17 18:30:34 +090033#ifdef CONFIG_S3C24X0
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +090034
35#include <asm/io.h>
kevin.morfitt@fearnside-systems.co.uke0d81312009-11-17 18:30:34 +090036#include <asm/arch/s3c24x0_cpu.h>
wdenk7ac16102004-08-01 22:48:16 +000037
wdenk7ac16102004-08-01 22:48:16 +000038int timer_load_val = 0;
kevin.morfitt@fearnside-systems.co.uk34f0cf92009-09-06 00:33:13 +090039static ulong timer_clk;
wdenk7ac16102004-08-01 22:48:16 +000040
41/* macro to read the 16 bit timer */
42static inline ulong READ_TIMER(void)
43{
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +090044 struct s3c24x0_timers *timers = s3c24x0_get_base_timers();
wdenk7ac16102004-08-01 22:48:16 +000045
C Nauman383c43e2010-10-26 23:04:31 +090046 return readl(&timers->tcnto4) & 0xffff;
wdenk7ac16102004-08-01 22:48:16 +000047}
48
49static ulong timestamp;
50static ulong lastdec;
51
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +090052int timer_init(void)
wdenk7ac16102004-08-01 22:48:16 +000053{
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +090054 struct s3c24x0_timers *timers = s3c24x0_get_base_timers();
55 ulong tmr;
wdenk7ac16102004-08-01 22:48:16 +000056
57 /* use PWM Timer 4 because it has no output */
58 /* prescaler for Timer 4 is 16 */
C Nauman383c43e2010-10-26 23:04:31 +090059 writel(0x0f00, &timers->tcfg0);
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +090060 if (timer_load_val == 0) {
wdenk7ac16102004-08-01 22:48:16 +000061 /*
62 * for 10 ms clock period @ PCLK with 4 bit divider = 1/2
63 * (default) and prescaler = 16. Should be 10390
64 * @33.25MHz and 15625 @ 50 MHz
65 */
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +090066 timer_load_val = get_PCLK() / (2 * 16 * 100);
kevin.morfitt@fearnside-systems.co.uk34f0cf92009-09-06 00:33:13 +090067 timer_clk = get_PCLK() / (2 * 16);
wdenk7ac16102004-08-01 22:48:16 +000068 }
69 /* load value for 10 ms timeout */
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +090070 lastdec = timer_load_val;
C Nauman383c43e2010-10-26 23:04:31 +090071 writel(timer_load_val, &timers->tcntb4);
72 /* auto load, manual update of timer 4 */
73 tmr = (readl(&timers->tcon) & ~0x0700000) | 0x0600000;
74 writel(tmr, &timers->tcon);
75 /* auto load, start timer 4 */
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +090076 tmr = (tmr & ~0x0700000) | 0x0500000;
C Nauman383c43e2010-10-26 23:04:31 +090077 writel(tmr, &timers->tcon);
wdenk7ac16102004-08-01 22:48:16 +000078 timestamp = 0;
79
80 return (0);
81}
82
83/*
84 * timer without interrupts
85 */
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +090086ulong get_timer(ulong base)
wdenk7ac16102004-08-01 22:48:16 +000087{
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +090088 return get_timer_masked() - base;
wdenk7ac16102004-08-01 22:48:16 +000089}
90
Ingo van Lilf0f778a2009-11-24 14:09:21 +010091void __udelay (unsigned long usec)
wdenk7ac16102004-08-01 22:48:16 +000092{
93 ulong tmo;
kevin.morfitt@fearnside-systems.co.uk34f0cf92009-09-06 00:33:13 +090094 ulong start = get_ticks();
wdenk7ac16102004-08-01 22:48:16 +000095
96 tmo = usec / 1000;
97 tmo *= (timer_load_val * 100);
98 tmo /= 1000;
99
kevin.morfitt@fearnside-systems.co.uk34f0cf92009-09-06 00:33:13 +0900100 while ((ulong) (get_ticks() - start) < tmo)
wdenk7ac16102004-08-01 22:48:16 +0000101 /*NOP*/;
102}
103
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900104ulong get_timer_masked(void)
wdenk7ac16102004-08-01 22:48:16 +0000105{
kevin.morfitt@fearnside-systems.co.uk34f0cf92009-09-06 00:33:13 +0900106 ulong tmr = get_ticks();
wdenk7ac16102004-08-01 22:48:16 +0000107
kevin.morfitt@fearnside-systems.co.uk34f0cf92009-09-06 00:33:13 +0900108 return tmr / (timer_clk / CONFIG_SYS_HZ);
wdenk7ac16102004-08-01 22:48:16 +0000109}
110
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900111void udelay_masked(unsigned long usec)
wdenk7ac16102004-08-01 22:48:16 +0000112{
113 ulong tmo;
wdenk7af1f9d2005-04-04 12:08:28 +0000114 ulong endtime;
115 signed long diff;
wdenk7ac16102004-08-01 22:48:16 +0000116
wdenk7af1f9d2005-04-04 12:08:28 +0000117 if (usec >= 1000) {
118 tmo = usec / 1000;
119 tmo *= (timer_load_val * 100);
120 tmo /= 1000;
121 } else {
122 tmo = usec * (timer_load_val * 100);
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900123 tmo /= (1000 * 1000);
wdenk7af1f9d2005-04-04 12:08:28 +0000124 }
wdenk7ac16102004-08-01 22:48:16 +0000125
kevin.morfitt@fearnside-systems.co.uk34f0cf92009-09-06 00:33:13 +0900126 endtime = get_ticks() + tmo;
wdenk7ac16102004-08-01 22:48:16 +0000127
wdenk7af1f9d2005-04-04 12:08:28 +0000128 do {
kevin.morfitt@fearnside-systems.co.uk34f0cf92009-09-06 00:33:13 +0900129 ulong now = get_ticks();
wdenk7af1f9d2005-04-04 12:08:28 +0000130 diff = endtime - now;
131 } while (diff >= 0);
wdenk7ac16102004-08-01 22:48:16 +0000132}
133
134/*
135 * This function is derived from PowerPC code (read timebase as long long).
136 * On ARM it just returns the timer value.
137 */
138unsigned long long get_ticks(void)
139{
kevin.morfitt@fearnside-systems.co.uk34f0cf92009-09-06 00:33:13 +0900140 ulong now = READ_TIMER();
141
142 if (lastdec >= now) {
143 /* normal mode */
144 timestamp += lastdec - now;
145 } else {
146 /* we have an overflow ... */
147 timestamp += lastdec + timer_load_val - now;
148 }
149 lastdec = now;
150
151 return timestamp;
wdenk7ac16102004-08-01 22:48:16 +0000152}
153
154/*
155 * This function is derived from PowerPC code (timebase clock frequency).
156 * On ARM it returns the number of timer ticks per second.
157 */
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900158ulong get_tbclk(void)
wdenk7ac16102004-08-01 22:48:16 +0000159{
160 ulong tbclk;
161
Wolfgang Denk8f399b32011-05-01 20:44:23 +0200162#if defined(CONFIG_SMDK2400)
wdenk7ac16102004-08-01 22:48:16 +0000163 tbclk = timer_load_val * 100;
Wolfgang Denk5873ca52006-07-21 11:31:42 +0200164#elif defined(CONFIG_SBC2410X) || \
165 defined(CONFIG_SMDK2410) || \
C Nauman383c43e2010-10-26 23:04:31 +0900166 defined(CONFIG_S3C2440) || \
Wolfgang Denk5873ca52006-07-21 11:31:42 +0200167 defined(CONFIG_VCMA9)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168 tbclk = CONFIG_SYS_HZ;
wdenk7ac16102004-08-01 22:48:16 +0000169#else
170# error "tbclk not configured"
171#endif
172
173 return tbclk;
174}
175
wdenk915b3762005-04-05 22:30:50 +0000176/*
177 * reset the cpu by setting up the watchdog timer and let him time out
178 */
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900179void reset_cpu(ulong ignored)
wdenk915b3762005-04-05 22:30:50 +0000180{
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900181 struct s3c24x0_watchdog *watchdog;
wdenk915b3762005-04-05 22:30:50 +0000182
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900183 watchdog = s3c24x0_get_base_watchdog();
wdenk915b3762005-04-05 22:30:50 +0000184
185 /* Disable watchdog */
C Nauman383c43e2010-10-26 23:04:31 +0900186 writel(0x0000, &watchdog->wtcon);
wdenk915b3762005-04-05 22:30:50 +0000187
188 /* Initialize watchdog timer count register */
C Nauman383c43e2010-10-26 23:04:31 +0900189 writel(0x0001, &watchdog->wtcnt);
wdenk915b3762005-04-05 22:30:50 +0000190
191 /* Enable watchdog timer; assert reset at timer timeout */
C Nauman383c43e2010-10-26 23:04:31 +0900192 writel(0x0021, &watchdog->wtcon);
wdenk915b3762005-04-05 22:30:50 +0000193
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900194 while (1)
195 /* loop forever and wait for reset to happen */;
wdenk915b3762005-04-05 22:30:50 +0000196
197 /*NOTREACHED*/
198}
199
kevin.morfitt@fearnside-systems.co.uke0d81312009-11-17 18:30:34 +0900200#endif /* CONFIG_S3C24X0 */