blob: 7875a990c2f83459d93dc28f3d01d5475eb67bff [file] [log] [blame]
Hai Pham86d59f32020-08-11 10:46:34 +07001// SPDX-License-Identifier: GPL-2.0
2/*
3 * r8a779a0 Clock Pulse Generator / Module Standby and Software Reset
4 *
5 * Copyright (C) 2020 Renesas Electronics Corp.
6 *
7 * Based on r8a7795-cpg-mssr.c
8 *
9 * Copyright (C) 2015 Glider bvba
10 * Copyright (C) 2015 Renesas Electronics Corp.
11 */
12
Hai Pham86d59f32020-08-11 10:46:34 +070013#include <clk-uclass.h>
14#include <dm.h>
15
16#include <dt-bindings/clock/r8a779a0-cpg-mssr.h>
17
18#include "renesas-cpg-mssr.h"
19#include "rcar-gen3-cpg.h"
20
21enum clk_ids {
22 /* Core Clock Outputs exported to DT */
23 LAST_DT_CORE_CLK = R8A779A0_CLK_OSC,
24
25 /* External Input Clocks */
26 CLK_EXTAL,
27 CLK_EXTALR,
28
29 /* Internal Core Clocks */
30 CLK_MAIN,
31 CLK_PLL1,
32 CLK_PLL20,
33 CLK_PLL21,
34 CLK_PLL30,
35 CLK_PLL31,
36 CLK_PLL5,
37 CLK_PLL1_DIV2,
38 CLK_PLL20_DIV2,
39 CLK_PLL21_DIV2,
40 CLK_PLL30_DIV2,
41 CLK_PLL31_DIV2,
42 CLK_PLL5_DIV2,
43 CLK_PLL5_DIV4,
44 CLK_S1,
45 CLK_S3,
46 CLK_SDSRC,
47 CLK_RPCSRC,
48 CLK_OCO,
49
50 /* Module Clocks */
51 MOD_CLK_BASE
52};
53
54#define DEF_PLL(_name, _id, _offset) \
Marek Vasut569acef2023-01-26 21:01:56 +010055 DEF_BASE(_name, _id, CLK_TYPE_GEN4_PLL2X_3X, CLK_MAIN, \
Hai Pham86d59f32020-08-11 10:46:34 +070056 .offset = _offset)
57
Marek Vasut1f6052d2024-09-13 01:53:56 +020058#define CPG_PLL20CR 0x0834 /* PLL20 Control Register */
59#define CPG_PLL21CR 0x0838 /* PLL21 Control Register */
60#define CPG_PLL30CR 0x083c /* PLL30 Control Register */
61#define CPG_PLL31CR 0x0840 /* PLL31 Control Register */
62
63#define CPG_SD0CKCR 0x870 /* SD-IF0 Clock Frequency Control Register */
64#define CPG_CANFDCKCR 0x878 /* CAN-FD Clock Frequency Control Register */
65#define CPG_MSOCKCR 0x87c /* MSIOF Clock Frequency Control Register */
66#define CPG_CSICKCR 0x880 /* CSI Clock Frequency Control Register */
67#define CPG_DSIEXTCKCR 0x884 /* DSI Clock Frequency Control Register */
68
Marek Vasut91c65412023-09-17 16:11:35 +020069static const struct cpg_core_clk r8a779a0_core_clks[] __initconst = {
Hai Pham86d59f32020-08-11 10:46:34 +070070 /* External Clock Inputs */
71 DEF_INPUT("extal", CLK_EXTAL),
72 DEF_INPUT("extalr", CLK_EXTALR),
73
74 /* Internal Core Clocks */
Marek Vasut569acef2023-01-26 21:01:56 +010075 DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN4_MAIN, CLK_EXTAL),
76 DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN4_PLL1, CLK_MAIN),
77 DEF_BASE(".pll5", CLK_PLL5, CLK_TYPE_GEN4_PLL5, CLK_MAIN),
Marek Vasut1f6052d2024-09-13 01:53:56 +020078 DEF_PLL(".pll20", CLK_PLL20, CPG_PLL20CR),
79 DEF_PLL(".pll21", CLK_PLL21, CPG_PLL21CR),
80 DEF_PLL(".pll30", CLK_PLL30, CPG_PLL30CR),
81 DEF_PLL(".pll31", CLK_PLL31, CPG_PLL31CR),
Hai Pham86d59f32020-08-11 10:46:34 +070082
83 DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
84 DEF_FIXED(".pll20_div2", CLK_PLL20_DIV2, CLK_PLL20, 2, 1),
85 DEF_FIXED(".pll21_div2", CLK_PLL21_DIV2, CLK_PLL21, 2, 1),
86 DEF_FIXED(".pll30_div2", CLK_PLL30_DIV2, CLK_PLL30, 2, 1),
87 DEF_FIXED(".pll31_div2", CLK_PLL31_DIV2, CLK_PLL31, 2, 1),
88 DEF_FIXED(".pll5_div2", CLK_PLL5_DIV2, CLK_PLL5, 2, 1),
89 DEF_FIXED(".pll5_div4", CLK_PLL5_DIV4, CLK_PLL5_DIV2, 2, 1),
90 DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 2, 1),
91 DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 4, 1),
92 DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL5_DIV4, 1, 1),
Marek Vasut569acef2023-01-26 21:01:56 +010093
Hai Pham86d59f32020-08-11 10:46:34 +070094 DEF_RATE(".oco", CLK_OCO, 32768),
95
Marek Vasut569acef2023-01-26 21:01:56 +010096 DEF_BASE(".rpcsrc", CLK_RPCSRC, CLK_TYPE_GEN4_RPCSRC, CLK_PLL5),
97
Hai Pham86d59f32020-08-11 10:46:34 +070098 /* Core Clock Outputs */
Marek Vasut569acef2023-01-26 21:01:56 +010099 DEF_GEN4_Z("z0", R8A779A0_CLK_Z0, CLK_TYPE_GEN4_Z, CLK_PLL20, 2, 0),
100 DEF_GEN4_Z("z1", R8A779A0_CLK_Z1, CLK_TYPE_GEN4_Z, CLK_PLL21, 2, 8),
Hai Pham86d59f32020-08-11 10:46:34 +0700101 DEF_FIXED("zx", R8A779A0_CLK_ZX, CLK_PLL20_DIV2, 2, 1),
102 DEF_FIXED("s1d1", R8A779A0_CLK_S1D1, CLK_S1, 1, 1),
103 DEF_FIXED("s1d2", R8A779A0_CLK_S1D2, CLK_S1, 2, 1),
104 DEF_FIXED("s1d4", R8A779A0_CLK_S1D4, CLK_S1, 4, 1),
105 DEF_FIXED("s1d8", R8A779A0_CLK_S1D8, CLK_S1, 8, 1),
106 DEF_FIXED("s1d12", R8A779A0_CLK_S1D12, CLK_S1, 12, 1),
107 DEF_FIXED("s3d1", R8A779A0_CLK_S3D1, CLK_S3, 1, 1),
108 DEF_FIXED("s3d2", R8A779A0_CLK_S3D2, CLK_S3, 2, 1),
109 DEF_FIXED("s3d4", R8A779A0_CLK_S3D4, CLK_S3, 4, 1),
110 DEF_FIXED("zs", R8A779A0_CLK_ZS, CLK_PLL1_DIV2, 4, 1),
111 DEF_FIXED("zt", R8A779A0_CLK_ZT, CLK_PLL1_DIV2, 2, 1),
112 DEF_FIXED("ztr", R8A779A0_CLK_ZTR, CLK_PLL1_DIV2, 2, 1),
113 DEF_FIXED("zr", R8A779A0_CLK_ZR, CLK_PLL1_DIV2, 1, 1),
Hai Pham86d59f32020-08-11 10:46:34 +0700114 DEF_FIXED("cnndsp", R8A779A0_CLK_CNNDSP, CLK_PLL5_DIV4, 1, 1),
115 DEF_FIXED("vip", R8A779A0_CLK_VIP, CLK_PLL5, 5, 1),
116 DEF_FIXED("adgh", R8A779A0_CLK_ADGH, CLK_PLL5_DIV4, 1, 1),
117 DEF_FIXED("icu", R8A779A0_CLK_ICU, CLK_PLL5_DIV4, 2, 1),
118 DEF_FIXED("icud2", R8A779A0_CLK_ICUD2, CLK_PLL5_DIV4, 4, 1),
119 DEF_FIXED("vcbus", R8A779A0_CLK_VCBUS, CLK_PLL5_DIV4, 1, 1),
120 DEF_FIXED("cbfusa", R8A779A0_CLK_CBFUSA, CLK_EXTAL, 2, 1),
121 DEF_FIXED("cp", R8A779A0_CLK_CP, CLK_EXTAL, 2, 1),
Marek Vasut569acef2023-01-26 21:01:56 +0100122 DEF_FIXED("cl16mck", R8A779A0_CLK_CL16MCK, CLK_PLL1_DIV2, 64, 1),
Hai Pham86d59f32020-08-11 10:46:34 +0700123
Marek Vasut1f6052d2024-09-13 01:53:56 +0200124 DEF_GEN4_SDH("sd0h", R8A779A0_CLK_SD0H, CLK_SDSRC, CPG_SD0CKCR),
125 DEF_GEN4_SD("sd0", R8A779A0_CLK_SD0, R8A779A0_CLK_SD0H, CPG_SD0CKCR),
Marek Vasut569acef2023-01-26 21:01:56 +0100126
127 DEF_BASE("rpc", R8A779A0_CLK_RPC, CLK_TYPE_GEN4_RPC, CLK_RPCSRC),
128 DEF_BASE("rpcd2", R8A779A0_CLK_RPCD2, CLK_TYPE_GEN4_RPCD2,
129 R8A779A0_CLK_RPC),
Hai Pham86d59f32020-08-11 10:46:34 +0700130
Marek Vasut1f6052d2024-09-13 01:53:56 +0200131 DEF_DIV6P1("mso", R8A779A0_CLK_MSO, CLK_PLL5_DIV4, CPG_MSOCKCR),
132 DEF_DIV6P1("canfd", R8A779A0_CLK_CANFD, CLK_PLL5_DIV4, CPG_CANFDCKCR),
133 DEF_DIV6P1("csi0", R8A779A0_CLK_CSI0, CLK_PLL5_DIV4, CPG_CSICKCR),
134 DEF_DIV6P1("dsi", R8A779A0_CLK_DSI, CLK_PLL5_DIV4, CPG_DSIEXTCKCR),
Hai Pham86d59f32020-08-11 10:46:34 +0700135
Marek Vasut569acef2023-01-26 21:01:56 +0100136 DEF_GEN4_OSC("osc", R8A779A0_CLK_OSC, CLK_EXTAL, 8),
137 DEF_GEN4_MDSEL("r", R8A779A0_CLK_R, 29, CLK_EXTALR, 1, CLK_OCO, 1),
Hai Pham86d59f32020-08-11 10:46:34 +0700138};
139
Marek Vasut91c65412023-09-17 16:11:35 +0200140static const struct mssr_mod_clk r8a779a0_mod_clks[] __initconst = {
Hai Pham86d59f32020-08-11 10:46:34 +0700141 DEF_MOD("avb0", 211, R8A779A0_CLK_S3D2),
142 DEF_MOD("avb1", 212, R8A779A0_CLK_S3D2),
143 DEF_MOD("avb2", 213, R8A779A0_CLK_S3D2),
144 DEF_MOD("avb3", 214, R8A779A0_CLK_S3D2),
145 DEF_MOD("avb4", 215, R8A779A0_CLK_S3D2),
146 DEF_MOD("avb5", 216, R8A779A0_CLK_S3D2),
Marek Vasut1308ae12024-06-19 00:54:16 +0200147 DEF_MOD("canfd0", 328, R8A779A0_CLK_S3D2),
Hai Pham86d59f32020-08-11 10:46:34 +0700148 DEF_MOD("csi40", 331, R8A779A0_CLK_CSI0),
149 DEF_MOD("csi41", 400, R8A779A0_CLK_CSI0),
150 DEF_MOD("csi42", 401, R8A779A0_CLK_CSI0),
151 DEF_MOD("csi43", 402, R8A779A0_CLK_CSI0),
Marek Vasut569acef2023-01-26 21:01:56 +0100152 DEF_MOD("du", 411, R8A779A0_CLK_S3D1),
153 DEF_MOD("dsi0", 415, R8A779A0_CLK_DSI),
154 DEF_MOD("dsi1", 416, R8A779A0_CLK_DSI),
Hai Pham86d59f32020-08-11 10:46:34 +0700155 DEF_MOD("fcpvd0", 508, R8A779A0_CLK_S3D1),
156 DEF_MOD("fcpvd1", 509, R8A779A0_CLK_S3D1),
157 DEF_MOD("hscif0", 514, R8A779A0_CLK_S1D2),
158 DEF_MOD("hscif1", 515, R8A779A0_CLK_S1D2),
159 DEF_MOD("hscif2", 516, R8A779A0_CLK_S1D2),
160 DEF_MOD("hscif3", 517, R8A779A0_CLK_S1D2),
161 DEF_MOD("i2c0", 518, R8A779A0_CLK_S1D4),
162 DEF_MOD("i2c1", 519, R8A779A0_CLK_S1D4),
163 DEF_MOD("i2c2", 520, R8A779A0_CLK_S1D4),
164 DEF_MOD("i2c3", 521, R8A779A0_CLK_S1D4),
165 DEF_MOD("i2c4", 522, R8A779A0_CLK_S1D4),
166 DEF_MOD("i2c5", 523, R8A779A0_CLK_S1D4),
167 DEF_MOD("i2c6", 524, R8A779A0_CLK_S1D4),
Marek Vasut569acef2023-01-26 21:01:56 +0100168 DEF_MOD("ispcs0", 612, R8A779A0_CLK_S1D1),
169 DEF_MOD("ispcs1", 613, R8A779A0_CLK_S1D1),
170 DEF_MOD("ispcs2", 614, R8A779A0_CLK_S1D1),
171 DEF_MOD("ispcs3", 615, R8A779A0_CLK_S1D1),
Hai Pham86d59f32020-08-11 10:46:34 +0700172 DEF_MOD("msi0", 618, R8A779A0_CLK_MSO),
173 DEF_MOD("msi1", 619, R8A779A0_CLK_MSO),
174 DEF_MOD("msi2", 620, R8A779A0_CLK_MSO),
175 DEF_MOD("msi3", 621, R8A779A0_CLK_MSO),
176 DEF_MOD("msi4", 622, R8A779A0_CLK_MSO),
177 DEF_MOD("msi5", 623, R8A779A0_CLK_MSO),
Marek Vasut91c65412023-09-17 16:11:35 +0200178 DEF_MOD("pwm0", 628, R8A779A0_CLK_S1D8),
Marek Vasut569acef2023-01-26 21:01:56 +0100179 DEF_MOD("rpc-if", 629, R8A779A0_CLK_RPCD2),
Hai Pham86d59f32020-08-11 10:46:34 +0700180 DEF_MOD("scif0", 702, R8A779A0_CLK_S1D8),
181 DEF_MOD("scif1", 703, R8A779A0_CLK_S1D8),
182 DEF_MOD("scif3", 704, R8A779A0_CLK_S1D8),
183 DEF_MOD("scif4", 705, R8A779A0_CLK_S1D8),
184 DEF_MOD("sdhi0", 706, R8A779A0_CLK_SD0),
Marek Vasut91c65412023-09-17 16:11:35 +0200185 DEF_MOD("sys-dmac1", 709, R8A779A0_CLK_S1D2),
186 DEF_MOD("sys-dmac2", 710, R8A779A0_CLK_S1D2),
Marek Vasut569acef2023-01-26 21:01:56 +0100187 DEF_MOD("tmu0", 713, R8A779A0_CLK_CL16MCK),
188 DEF_MOD("tmu1", 714, R8A779A0_CLK_S1D4),
189 DEF_MOD("tmu2", 715, R8A779A0_CLK_S1D4),
190 DEF_MOD("tmu3", 716, R8A779A0_CLK_S1D4),
191 DEF_MOD("tmu4", 717, R8A779A0_CLK_S1D4),
192 DEF_MOD("tpu0", 718, R8A779A0_CLK_S1D8),
Hai Pham86d59f32020-08-11 10:46:34 +0700193 DEF_MOD("vin00", 730, R8A779A0_CLK_S1D1),
194 DEF_MOD("vin01", 731, R8A779A0_CLK_S1D1),
195 DEF_MOD("vin02", 800, R8A779A0_CLK_S1D1),
196 DEF_MOD("vin03", 801, R8A779A0_CLK_S1D1),
197 DEF_MOD("vin04", 802, R8A779A0_CLK_S1D1),
198 DEF_MOD("vin05", 803, R8A779A0_CLK_S1D1),
199 DEF_MOD("vin06", 804, R8A779A0_CLK_S1D1),
200 DEF_MOD("vin07", 805, R8A779A0_CLK_S1D1),
201 DEF_MOD("vin10", 806, R8A779A0_CLK_S1D1),
202 DEF_MOD("vin11", 807, R8A779A0_CLK_S1D1),
203 DEF_MOD("vin12", 808, R8A779A0_CLK_S1D1),
204 DEF_MOD("vin13", 809, R8A779A0_CLK_S1D1),
205 DEF_MOD("vin14", 810, R8A779A0_CLK_S1D1),
206 DEF_MOD("vin15", 811, R8A779A0_CLK_S1D1),
207 DEF_MOD("vin16", 812, R8A779A0_CLK_S1D1),
208 DEF_MOD("vin17", 813, R8A779A0_CLK_S1D1),
209 DEF_MOD("vin20", 814, R8A779A0_CLK_S1D1),
210 DEF_MOD("vin21", 815, R8A779A0_CLK_S1D1),
211 DEF_MOD("vin22", 816, R8A779A0_CLK_S1D1),
212 DEF_MOD("vin23", 817, R8A779A0_CLK_S1D1),
213 DEF_MOD("vin24", 818, R8A779A0_CLK_S1D1),
214 DEF_MOD("vin25", 819, R8A779A0_CLK_S1D1),
215 DEF_MOD("vin26", 820, R8A779A0_CLK_S1D1),
216 DEF_MOD("vin27", 821, R8A779A0_CLK_S1D1),
217 DEF_MOD("vin30", 822, R8A779A0_CLK_S1D1),
218 DEF_MOD("vin31", 823, R8A779A0_CLK_S1D1),
219 DEF_MOD("vin32", 824, R8A779A0_CLK_S1D1),
220 DEF_MOD("vin33", 825, R8A779A0_CLK_S1D1),
221 DEF_MOD("vin34", 826, R8A779A0_CLK_S1D1),
222 DEF_MOD("vin35", 827, R8A779A0_CLK_S1D1),
223 DEF_MOD("vin36", 828, R8A779A0_CLK_S1D1),
224 DEF_MOD("vin37", 829, R8A779A0_CLK_S1D1),
225 DEF_MOD("vspd0", 830, R8A779A0_CLK_S3D1),
226 DEF_MOD("vspd1", 831, R8A779A0_CLK_S3D1),
227 DEF_MOD("rwdt", 907, R8A779A0_CLK_R),
Marek Vasut569acef2023-01-26 21:01:56 +0100228 DEF_MOD("cmt0", 910, R8A779A0_CLK_R),
229 DEF_MOD("cmt1", 911, R8A779A0_CLK_R),
230 DEF_MOD("cmt2", 912, R8A779A0_CLK_R),
231 DEF_MOD("cmt3", 913, R8A779A0_CLK_R),
Hai Pham86d59f32020-08-11 10:46:34 +0700232 DEF_MOD("pfc0", 915, R8A779A0_CLK_CP),
233 DEF_MOD("pfc1", 916, R8A779A0_CLK_CP),
234 DEF_MOD("pfc2", 917, R8A779A0_CLK_CP),
235 DEF_MOD("pfc3", 918, R8A779A0_CLK_CP),
Marek Vasut569acef2023-01-26 21:01:56 +0100236 DEF_MOD("tsc", 919, R8A779A0_CLK_CL16MCK),
Hai Pham86d59f32020-08-11 10:46:34 +0700237 DEF_MOD("vspx0", 1028, R8A779A0_CLK_S1D1),
238 DEF_MOD("vspx1", 1029, R8A779A0_CLK_S1D1),
239 DEF_MOD("vspx2", 1030, R8A779A0_CLK_S1D1),
240 DEF_MOD("vspx3", 1031, R8A779A0_CLK_S1D1),
241};
242
243/*
244 * CPG Clock Data
245 */
Hai Pham86d59f32020-08-11 10:46:34 +0700246/*
247 * MD EXTAL PLL1 PLL20 PLL30 PLL4 PLL5 OSC
248 * 14 13 (MHz) 21 31
Marek Vasutba2c7d22023-02-28 22:34:38 +0100249 * ----------------------------------------------------------------
Hai Pham86d59f32020-08-11 10:46:34 +0700250 * 0 0 16.66 x 1 x128 x216 x128 x144 x192 /16
251 * 0 1 20 x 1 x106 x180 x106 x120 x160 /19
252 * 1 0 Prohibited setting
253 * 1 1 33.33 / 2 x128 x216 x128 x144 x192 /32
254 */
255#define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 13) | \
256 (((md) & BIT(13)) >> 13))
Marek Vasutba2c7d22023-02-28 22:34:38 +0100257static const struct rcar_gen4_cpg_pll_config cpg_pll_configs[4] = {
258 /* EXTAL div PLL1 mult/div PLL2 mult/div PLL3 mult/div PLL4 mult/div PLL5 mult/div PLL6 mult/div OSC prediv */
259 { 1, 128, 1, 0, 0, 0, 0, 144, 1, 192, 1, 0, 0, 16, },
260 { 1, 106, 1, 0, 0, 0, 0, 120, 1, 160, 1, 0, 0, 19, },
261 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
262 { 2, 128, 1, 0, 0, 0, 0, 144, 1, 192, 1, 0, 0, 32, },
Hai Pham86d59f32020-08-11 10:46:34 +0700263};
264
265/*
266 * Note that the only clock left running before booting Linux are now
267 * MFIS, INTC-AP, INTC-EX and SCIF0 on V3U
268 */
269#define MSTPCR7_SCIF0 BIT(2)
270#define MSTPCR6_MFIS BIT(17)
271#define MSTPCR6_INTC BIT(11) /* No information: INTC-AP, INTC-EX */
272
273static const struct mstp_stop_table r8a779a0_mstp_table[] = {
274 { 0x003f7ffe, 0x0, 0x0, 0x0 },
275 { 0x00cb0000, 0x0, 0x0, 0x0 },
276 { 0x0001f800, 0x0, 0x0, 0x0 },
277 { 0x90000000, 0x0, 0x0, 0x0 },
278 { 0x0001c807, 0x0, 0x0, 0x0 },
279 { 0x7e03c380, 0x0, 0x0, 0x0 },
280 { 0x1f01f001, MSTPCR6_MFIS, 0x0, 0x0 },
281 { 0xffffe040, MSTPCR7_SCIF0, 0x0, 0x0 },
282 { 0xffffffff, 0x0, 0x0, 0x0 },
283 { 0x00003c78, 0x0, 0x0, 0x0 },
284 { 0xf0000000, 0x0, 0x0, 0x0 },
285 { 0x0000000f, 0x0, 0x0, 0x0 },
286 { 0xbe800000, 0x0, 0x0, 0x0 },
287 { 0x00000037, 0x0, 0x0, 0x0 },
288 { 0x00000000, 0x0, 0x0, 0x0 },
289};
290
291static const void *r8a779a0_get_pll_config(const u32 cpg_mode)
292{
293 return &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
294}
295
296static const struct cpg_mssr_info r8a779a0_cpg_mssr_info = {
297 .core_clk = r8a779a0_core_clks,
298 .core_clk_size = ARRAY_SIZE(r8a779a0_core_clks),
299 .mod_clk = r8a779a0_mod_clks,
300 .mod_clk_size = ARRAY_SIZE(r8a779a0_mod_clks),
301 .mstp_table = r8a779a0_mstp_table,
302 .mstp_table_size = ARRAY_SIZE(r8a779a0_mstp_table),
303 .reset_node = "renesas,r8a779a0-rst",
Marek Vasutba2c7d22023-02-28 22:34:38 +0100304 .reset_modemr_offset = CPG_RST_MODEMR0,
Hai Pham86d59f32020-08-11 10:46:34 +0700305 .extalr_node = "extalr",
306 .mod_clk_base = MOD_CLK_BASE,
307 .clk_extal_id = CLK_EXTAL,
308 .clk_extalr_id = CLK_EXTALR,
309 .get_pll_config = r8a779a0_get_pll_config,
Marek Vasutba2c7d22023-02-28 22:34:38 +0100310 .reg_layout = CLK_REG_LAYOUT_RCAR_GEN4,
Hai Pham86d59f32020-08-11 10:46:34 +0700311};
312
Marek Vasutf6b32022023-01-26 21:02:03 +0100313static const struct udevice_id r8a779a0_cpg_ids[] = {
Hai Pham86d59f32020-08-11 10:46:34 +0700314 {
315 .compatible = "renesas,r8a779a0-cpg-mssr",
316 .data = (ulong)&r8a779a0_cpg_mssr_info
317 },
318 { }
319};
320
Marek Vasutf6b32022023-01-26 21:02:03 +0100321U_BOOT_DRIVER(cpg_r8a779a0) = {
322 .name = "cpg_r8a779a0",
323 .id = UCLASS_NOP,
324 .of_match = r8a779a0_cpg_ids,
325 .bind = gen3_cpg_bind,
Hai Pham86d59f32020-08-11 10:46:34 +0700326};