blob: 5c2192ee43f1b098084e96629a80d8a85946ac40 [file] [log] [blame]
Stefan Roese95ca5fa2010-09-11 09:31:43 +02001/*
2 * (C) Copyright 2010
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese95ca5fa2010-09-11 09:31:43 +02006 */
7
8#ifndef _PPC440SP_H_
9#define _PPC440SP_H_
10
11#define CONFIG_SDRAM_PPC4xx_IBM_DDR2 /* IBM DDR(2) controller */
12
Stefan Roese95ca5fa2010-09-11 09:31:43 +020013/*
14 * Some SoC specific registers (not common for all 440 SoC's)
15 */
Stefan Roese3ddce572010-09-20 16:05:31 +020016
17/* Memory mapped register */
18#define CONFIG_SYS_PERIPHERAL_BASE 0xf0000000 /* Internal Peripherals */
19
20#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_PERIPHERAL_BASE + 0x0200)
21#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_PERIPHERAL_BASE + 0x0300)
22
23#define GPIO0_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x0700)
Stefan Roese95ca5fa2010-09-11 09:31:43 +020024
Stefan Roese3ddce572010-09-20 16:05:31 +020025/* SDR's */
Stefan Roese95ca5fa2010-09-11 09:31:43 +020026#define SDR0_PCI0 0x0300
27#define SDR0_SDSTP2 0x0022
28#define SDR0_SDSTP3 0x0023
29
30#define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 13)
31#define SDR0_SDSTP1_PISE_MASK (0x80000000 >> 15)
32
33#define SDR0_PFC1_EM_1000 (0x80000000 >> 10)
34
35#define SDR0_MFR_FIXD (0x80000000 >> 3) /* Workaround for PCI/DMA */
36
37#define SDR0_SRST0_DMC 0x00200000
38
39#define PLLSYS0_ENG_MASK 0x80000000 /* 0 = SysClk, 1 = PLL VCO */
40#define PLLSYS0_SRC_MASK 0x40000000 /* 0 = PLL A, 1 = PLL B */
41#define PLLSYS0_SEL_MASK 0x38000000 /* 0 = PLL, 1 = CPU, 5 = PerClk */
42#define PLLSYS0_TUNE_MASK 0x07fe0000 /* PLL Tune bits */
43#define PLLSYS0_FB_DIV_MASK 0x0001f000 /* Feedback divisor */
44#define PLLSYS0_FWD_DIV_A_MASK 0x00000f00 /* Fwd Div A */
45#define PLLSYS0_FWD_DIV_B_MASK 0x000000e0 /* Fwd Div B */
46#define PLLSYS0_PRI_DIV_B_MASK 0x0000001c /* PLL Primary Divisor B */
47#define PLLSYS0_OPB_DIV_MASK 0x00000003 /* OPB Divisor */
48
49#define PLLC_ENG_MASK 0x20000000 /* PLL primary forward divisor source */
50#define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */
51#define PLLD_FBDV_MASK 0x1f000000 /* PLL Feedback Divisor */
52#define PLLD_FWDVA_MASK 0x000f0000 /* PLL Forward Divisor A */
53#define PLLD_FWDVB_MASK 0x00000700 /* PLL Forward Divisor B */
54#define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */
55
56#define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
Mike Williamsbf895ad2011-07-22 04:01:30 +000057#define PERDV_MASK 0x07000000 /* Peripheral Clock Divisor */
Stefan Roese95ca5fa2010-09-11 09:31:43 +020058#define PRADV_MASK 0x07000000 /* Primary Divisor A */
59#define PRBDV_MASK 0x07000000 /* Primary Divisor B */
60#define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
61
62/* Strap 1 Register */
63#define PLLSYS1_LF_DIV_MASK 0xfc000000 /* PLL Local Feedback Divisor */
64#define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
65#define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
66#define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
Mike Williamsbf895ad2011-07-22 04:01:30 +000067#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Address reset vector */
Stefan Roese95ca5fa2010-09-11 09:31:43 +020068#define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
69#define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
70#define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
71#define PLLSYS1_PCWE_MASK 0x00008000 /* PCI local cpu wait enable */
72#define PLLSYS1_PPIM_MASK 0x00007800 /* PCI inbound map */
73#define PLLSYS1_PR64E_MASK 0x00000400 /* PCI init Req64 enable */
74#define PLLSYS1_PXFS_MASK 0x00000300 /* PCI-X Freq Sel */
75#define PLLSYS1_RSVD_MASK 0x00000080 /* RSVD */
76#define PLLSYS1_PDM_MASK 0x00000040 /* PCI-X Driver Mode */
77#define PLLSYS1_EPS_MASK 0x00000038 /* Ethernet Pin Select */
78#define PLLSYS1_RMII_MASK 0x00000004 /* RMII Mode */
79#define PLLSYS1_TRE_MASK 0x00000002 /* GPIO Trace Enable */
80#define PLLSYS1_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
81
82#define PCIL0_BRDGOPT1 (PCIL0_CFGBASE + 0x0040)
83#define PCIL0_BRDGOPT2 (PCIL0_CFGBASE + 0x0044)
84
85#endif /* _PPC440SP_H_ */