blob: a4679a2e29489ee850a71295d99de03d87240b85 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Lokesh Vutlafaa680f2013-07-30 11:36:27 +05302/*
3 * board.c
4 *
5 * Board functions for TI AM43XX based boards
6 *
Nishanth Menoneaa39c62023-11-01 15:56:03 -05007 * Copyright (C) 2013, Texas Instruments, Incorporated - https://www.ti.com/
Lokesh Vutlafaa680f2013-07-30 11:36:27 +05308 */
9
10#include <common.h>
Simon Glasseba6b8d2019-11-14 12:57:50 -070011#include <eeprom.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060012#include <asm/global_data.h>
Grygorii Strashkofc97eb02019-11-22 19:26:31 +020013#include <dm/uclass.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060014#include <env.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -070015#include <fdt_support.h>
Sekhar Nori2ab3c492013-12-10 15:02:15 +053016#include <i2c.h>
Simon Glassa7b51302019-11-14 12:57:46 -070017#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060018#include <net.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090019#include <linux/errno.h>
Lokesh Vutlafaa680f2013-07-30 11:36:27 +053020#include <spl.h>
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +053021#include <usb.h>
Lokesh Vutla85b59362013-07-30 11:36:29 +053022#include <asm/arch/clock.h>
Lokesh Vutlafaa680f2013-07-30 11:36:27 +053023#include <asm/arch/sys_proto.h>
24#include <asm/arch/mux.h>
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053025#include <asm/arch/ddr_defs.h>
Lokesh Vutladd0037a2013-12-10 15:02:23 +053026#include <asm/arch/gpio.h>
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053027#include <asm/emif.h>
Semen Protsenkoa8cb0222017-06-02 18:00:00 +030028#include <asm/omap_common.h>
Nishanth Menon757a9a02016-02-24 12:30:56 -060029#include "../common/board_detect.h"
Lokesh Vutlafaa680f2013-07-30 11:36:27 +053030#include "board.h"
Tom Rini60d2f6f2014-06-23 16:06:29 -040031#include <power/pmic.h>
Tom Rini500908a2014-06-05 11:15:30 -040032#include <power/tps65218.h>
Felipe Balbi3dcd6d82014-12-22 16:26:17 -060033#include <power/tps62362.h>
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +053034#include <linux/usb/gadget.h>
35#include <dwc3-uboot.h>
36#include <dwc3-omap-uboot.h>
37#include <ti-usb-phy-uboot.h>
Lokesh Vutlafaa680f2013-07-30 11:36:27 +053038
39DECLARE_GLOBAL_DATA_PTR;
40
Mugunthan V Nc94f9542014-02-18 07:31:54 -050041static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
Mugunthan V Nc94f9542014-02-18 07:31:54 -050042
Sekhar Nori2ab3c492013-12-10 15:02:15 +053043/*
44 * Read header information from EEPROM into global structure.
45 */
Lokesh Vutla93e0f5b2016-10-14 10:35:25 +053046#ifdef CONFIG_TI_I2C_BOARD_DETECT
47void do_board_detect(void)
Sekhar Nori2ab3c492013-12-10 15:02:15 +053048{
Jean-Jacques Hiblot52a51512018-12-07 14:50:49 +010049 /* Ensure I2C is initialized for EEPROM access*/
50 gpi2c_init();
Simon Glass4df67572017-05-12 21:09:55 -060051 if (ti_i2c_eeprom_am_get(CONFIG_EEPROM_BUS_ADDRESS,
52 CONFIG_EEPROM_CHIP_ADDRESS))
Lokesh Vutla93e0f5b2016-10-14 10:35:25 +053053 printf("ti_i2c_eeprom_init failed\n");
Sekhar Nori2ab3c492013-12-10 15:02:15 +053054}
Lokesh Vutla93e0f5b2016-10-14 10:35:25 +053055#endif
Sekhar Nori2ab3c492013-12-10 15:02:15 +053056
Tom Rinie1e85442021-08-27 21:18:30 -040057#if !CONFIG_IS_ENABLED(SKIP_LOWLEVEL_INIT)
Lokesh Vutlafaa680f2013-07-30 11:36:27 +053058
Lokesh Vutla42c213a2013-12-10 15:02:20 +053059const struct dpll_params dpll_mpu[NUM_CRYSTAL_FREQ][NUM_OPPS] = {
60 { /* 19.2 MHz */
James Doublesin73756a82014-12-22 16:26:10 -060061 {125, 3, 2, -1, -1, -1, -1}, /* OPP 50 */
Lokesh Vutla42c213a2013-12-10 15:02:20 +053062 {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
James Doublesin73756a82014-12-22 16:26:10 -060063 {125, 3, 1, -1, -1, -1, -1}, /* OPP 100 */
64 {150, 3, 1, -1, -1, -1, -1}, /* OPP 120 */
65 {125, 2, 1, -1, -1, -1, -1}, /* OPP TB */
66 {625, 11, 1, -1, -1, -1, -1} /* OPP NT */
Lokesh Vutla42c213a2013-12-10 15:02:20 +053067 },
68 { /* 24 MHz */
69 {300, 23, 1, -1, -1, -1, -1}, /* OPP 50 */
70 {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
71 {600, 23, 1, -1, -1, -1, -1}, /* OPP 100 */
72 {720, 23, 1, -1, -1, -1, -1}, /* OPP 120 */
73 {800, 23, 1, -1, -1, -1, -1}, /* OPP TB */
74 {1000, 23, 1, -1, -1, -1, -1} /* OPP NT */
75 },
76 { /* 25 MHz */
77 {300, 24, 1, -1, -1, -1, -1}, /* OPP 50 */
78 {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
79 {600, 24, 1, -1, -1, -1, -1}, /* OPP 100 */
80 {720, 24, 1, -1, -1, -1, -1}, /* OPP 120 */
81 {800, 24, 1, -1, -1, -1, -1}, /* OPP TB */
82 {1000, 24, 1, -1, -1, -1, -1} /* OPP NT */
83 },
84 { /* 26 MHz */
85 {300, 25, 1, -1, -1, -1, -1}, /* OPP 50 */
86 {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
87 {600, 25, 1, -1, -1, -1, -1}, /* OPP 100 */
88 {720, 25, 1, -1, -1, -1, -1}, /* OPP 120 */
89 {800, 25, 1, -1, -1, -1, -1}, /* OPP TB */
90 {1000, 25, 1, -1, -1, -1, -1} /* OPP NT */
91 },
92};
93
94const struct dpll_params dpll_core[NUM_CRYSTAL_FREQ] = {
James Doublesin73756a82014-12-22 16:26:10 -060095 {625, 11, -1, -1, 10, 8, 4}, /* 19.2 MHz */
Lokesh Vutla42c213a2013-12-10 15:02:20 +053096 {1000, 23, -1, -1, 10, 8, 4}, /* 24 MHz */
97 {1000, 24, -1, -1, 10, 8, 4}, /* 25 MHz */
98 {1000, 25, -1, -1, 10, 8, 4} /* 26 MHz */
99};
100
101const struct dpll_params dpll_per[NUM_CRYSTAL_FREQ] = {
James Doublesin73756a82014-12-22 16:26:10 -0600102 {400, 7, 5, -1, -1, -1, -1}, /* 19.2 MHz */
103 {400, 9, 5, -1, -1, -1, -1}, /* 24 MHz */
James Doublesin5fd8a6b2014-12-22 16:26:12 -0600104 {384, 9, 5, -1, -1, -1, -1}, /* 25 MHz */
James Doublesin73756a82014-12-22 16:26:10 -0600105 {480, 12, 5, -1, -1, -1, -1} /* 26 MHz */
Lokesh Vutla42c213a2013-12-10 15:02:20 +0530106};
107
James Doublesin73756a82014-12-22 16:26:10 -0600108const struct dpll_params epos_evm_dpll_ddr[NUM_CRYSTAL_FREQ] = {
109 {665, 47, 1, -1, 4, -1, -1}, /*19.2*/
110 {133, 11, 1, -1, 4, -1, -1}, /* 24 MHz */
111 {266, 24, 1, -1, 4, -1, -1}, /* 25 MHz */
112 {133, 12, 1, -1, 4, -1, -1} /* 26 MHz */
113};
Lokesh Vutla42c213a2013-12-10 15:02:20 +0530114
115const struct dpll_params gp_evm_dpll_ddr = {
James Doublesin73756a82014-12-22 16:26:10 -0600116 50, 2, 1, -1, 2, -1, -1};
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530117
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600118static const struct dpll_params idk_dpll_ddr = {
119 400, 23, 1, -1, 2, -1, -1
120};
121
Tom Rinibe8d6352015-06-05 15:51:11 +0530122static const u32 ext_phy_ctrl_const_base_lpddr2[] = {
123 0x00500050,
124 0x00350035,
125 0x00350035,
126 0x00350035,
127 0x00350035,
128 0x00350035,
129 0x00000000,
130 0x00000000,
131 0x00000000,
132 0x00000000,
133 0x00000000,
134 0x00000000,
135 0x00000000,
136 0x00000000,
137 0x00000000,
138 0x00000000,
139 0x00000000,
140 0x00000000,
141 0x40001000,
142 0x08102040
143};
144
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530145const struct ctrl_ioregs ioregs_lpddr2 = {
146 .cm0ioctl = LPDDR2_ADDRCTRL_IOCTRL_VALUE,
147 .cm1ioctl = LPDDR2_ADDRCTRL_WD0_IOCTRL_VALUE,
148 .cm2ioctl = LPDDR2_ADDRCTRL_WD1_IOCTRL_VALUE,
149 .dt0ioctl = LPDDR2_DATA0_IOCTRL_VALUE,
150 .dt1ioctl = LPDDR2_DATA0_IOCTRL_VALUE,
151 .dt2ioctrl = LPDDR2_DATA0_IOCTRL_VALUE,
152 .dt3ioctrl = LPDDR2_DATA0_IOCTRL_VALUE,
153 .emif_sdram_config_ext = 0x1,
154};
155
156const struct emif_regs emif_regs_lpddr2 = {
157 .sdram_config = 0x808012BA,
158 .ref_ctrl = 0x0000040D,
159 .sdram_tim1 = 0xEA86B411,
160 .sdram_tim2 = 0x103A094A,
161 .sdram_tim3 = 0x0F6BA37F,
162 .read_idle_ctrl = 0x00050000,
163 .zq_config = 0x50074BE4,
164 .temp_alert_config = 0x0,
165 .emif_rd_wr_lvl_rmp_win = 0x0,
166 .emif_rd_wr_lvl_rmp_ctl = 0x0,
167 .emif_rd_wr_lvl_ctl = 0x0,
James Doublesin73756a82014-12-22 16:26:10 -0600168 .emif_ddr_phy_ctlr_1 = 0x0E284006,
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500169 .emif_rd_wr_exec_thresh = 0x80000405,
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530170 .emif_ddr_ext_phy_ctrl_1 = 0x04010040,
171 .emif_ddr_ext_phy_ctrl_2 = 0x00500050,
172 .emif_ddr_ext_phy_ctrl_3 = 0x00500050,
173 .emif_ddr_ext_phy_ctrl_4 = 0x00500050,
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500174 .emif_ddr_ext_phy_ctrl_5 = 0x00500050,
175 .emif_prio_class_serv_map = 0x80000001,
176 .emif_connect_id_serv_1_map = 0x80000094,
177 .emif_connect_id_serv_2_map = 0x00000000,
178 .emif_cos_config = 0x000FFFFF
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530179};
180
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530181const struct ctrl_ioregs ioregs_ddr3 = {
182 .cm0ioctl = DDR3_ADDRCTRL_IOCTRL_VALUE,
183 .cm1ioctl = DDR3_ADDRCTRL_WD0_IOCTRL_VALUE,
184 .cm2ioctl = DDR3_ADDRCTRL_WD1_IOCTRL_VALUE,
185 .dt0ioctl = DDR3_DATA0_IOCTRL_VALUE,
186 .dt1ioctl = DDR3_DATA0_IOCTRL_VALUE,
187 .dt2ioctrl = DDR3_DATA0_IOCTRL_VALUE,
188 .dt3ioctrl = DDR3_DATA0_IOCTRL_VALUE,
James Doublesin73756a82014-12-22 16:26:10 -0600189 .emif_sdram_config_ext = 0xc163,
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530190};
191
192const struct emif_regs ddr3_emif_regs_400Mhz = {
193 .sdram_config = 0x638413B2,
194 .ref_ctrl = 0x00000C30,
195 .sdram_tim1 = 0xEAAAD4DB,
196 .sdram_tim2 = 0x266B7FDA,
197 .sdram_tim3 = 0x107F8678,
198 .read_idle_ctrl = 0x00050000,
199 .zq_config = 0x50074BE4,
200 .temp_alert_config = 0x0,
Lokesh Vutla7854d3e2014-02-18 07:31:57 -0500201 .emif_ddr_phy_ctlr_1 = 0x0E004008,
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530202 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
203 .emif_ddr_ext_phy_ctrl_2 = 0x00400040,
204 .emif_ddr_ext_phy_ctrl_3 = 0x00400040,
205 .emif_ddr_ext_phy_ctrl_4 = 0x00400040,
206 .emif_ddr_ext_phy_ctrl_5 = 0x00400040,
207 .emif_rd_wr_lvl_rmp_win = 0x0,
208 .emif_rd_wr_lvl_rmp_ctl = 0x0,
209 .emif_rd_wr_lvl_ctl = 0x0,
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500210 .emif_rd_wr_exec_thresh = 0x80000405,
211 .emif_prio_class_serv_map = 0x80000001,
212 .emif_connect_id_serv_1_map = 0x80000094,
213 .emif_connect_id_serv_2_map = 0x00000000,
214 .emif_cos_config = 0x000FFFFF
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530215};
216
Franklin S. Cooper Jrcc76fc42014-06-27 13:31:14 -0500217/* EMIF DDR3 Configurations are different for beta AM43X GP EVMs */
218const struct emif_regs ddr3_emif_regs_400Mhz_beta = {
219 .sdram_config = 0x638413B2,
220 .ref_ctrl = 0x00000C30,
221 .sdram_tim1 = 0xEAAAD4DB,
222 .sdram_tim2 = 0x266B7FDA,
223 .sdram_tim3 = 0x107F8678,
224 .read_idle_ctrl = 0x00050000,
225 .zq_config = 0x50074BE4,
226 .temp_alert_config = 0x0,
227 .emif_ddr_phy_ctlr_1 = 0x0E004008,
228 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
229 .emif_ddr_ext_phy_ctrl_2 = 0x00000065,
230 .emif_ddr_ext_phy_ctrl_3 = 0x00000091,
231 .emif_ddr_ext_phy_ctrl_4 = 0x000000B5,
232 .emif_ddr_ext_phy_ctrl_5 = 0x000000E5,
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500233 .emif_rd_wr_exec_thresh = 0x80000405,
234 .emif_prio_class_serv_map = 0x80000001,
235 .emif_connect_id_serv_1_map = 0x80000094,
236 .emif_connect_id_serv_2_map = 0x00000000,
237 .emif_cos_config = 0x000FFFFF
Franklin S. Cooper Jrcc76fc42014-06-27 13:31:14 -0500238};
239
240/* EMIF DDR3 Configurations are different for production AM43X GP EVMs */
241const struct emif_regs ddr3_emif_regs_400Mhz_production = {
242 .sdram_config = 0x638413B2,
243 .ref_ctrl = 0x00000C30,
244 .sdram_tim1 = 0xEAAAD4DB,
245 .sdram_tim2 = 0x266B7FDA,
246 .sdram_tim3 = 0x107F8678,
247 .read_idle_ctrl = 0x00050000,
248 .zq_config = 0x50074BE4,
249 .temp_alert_config = 0x0,
Brad Griffisa2e8e422019-04-29 09:59:33 +0530250 .emif_ddr_phy_ctlr_1 = 0x00048008,
Franklin S. Cooper Jrcc76fc42014-06-27 13:31:14 -0500251 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
252 .emif_ddr_ext_phy_ctrl_2 = 0x00000066,
253 .emif_ddr_ext_phy_ctrl_3 = 0x00000091,
254 .emif_ddr_ext_phy_ctrl_4 = 0x000000B9,
255 .emif_ddr_ext_phy_ctrl_5 = 0x000000E6,
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500256 .emif_rd_wr_exec_thresh = 0x80000405,
257 .emif_prio_class_serv_map = 0x80000001,
258 .emif_connect_id_serv_1_map = 0x80000094,
259 .emif_connect_id_serv_2_map = 0x00000000,
260 .emif_cos_config = 0x000FFFFF
Franklin S. Cooper Jrcc76fc42014-06-27 13:31:14 -0500261};
262
Felipe Balbiccc6f842014-06-10 15:01:20 -0500263static const struct emif_regs ddr3_sk_emif_regs_400Mhz = {
264 .sdram_config = 0x638413b2,
265 .sdram_config2 = 0x00000000,
266 .ref_ctrl = 0x00000c30,
267 .sdram_tim1 = 0xeaaad4db,
268 .sdram_tim2 = 0x266b7fda,
269 .sdram_tim3 = 0x107f8678,
270 .read_idle_ctrl = 0x00050000,
271 .zq_config = 0x50074be4,
272 .temp_alert_config = 0x0,
273 .emif_ddr_phy_ctlr_1 = 0x0e084008,
274 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
275 .emif_ddr_ext_phy_ctrl_2 = 0x89,
276 .emif_ddr_ext_phy_ctrl_3 = 0x90,
277 .emif_ddr_ext_phy_ctrl_4 = 0x8e,
278 .emif_ddr_ext_phy_ctrl_5 = 0x8d,
279 .emif_rd_wr_lvl_rmp_win = 0x0,
280 .emif_rd_wr_lvl_rmp_ctl = 0x00000000,
281 .emif_rd_wr_lvl_ctl = 0x00000000,
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500282 .emif_rd_wr_exec_thresh = 0x80000000,
283 .emif_prio_class_serv_map = 0x80000001,
284 .emif_connect_id_serv_1_map = 0x80000094,
285 .emif_connect_id_serv_2_map = 0x00000000,
286 .emif_cos_config = 0x000FFFFF
Felipe Balbiccc6f842014-06-10 15:01:20 -0500287};
288
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600289static const struct emif_regs ddr3_idk_emif_regs_400Mhz = {
290 .sdram_config = 0x61a11b32,
291 .sdram_config2 = 0x00000000,
292 .ref_ctrl = 0x00000c30,
293 .sdram_tim1 = 0xeaaad4db,
294 .sdram_tim2 = 0x266b7fda,
295 .sdram_tim3 = 0x107f8678,
296 .read_idle_ctrl = 0x00050000,
297 .zq_config = 0x50074be4,
298 .temp_alert_config = 0x00000000,
299 .emif_ddr_phy_ctlr_1 = 0x00008009,
300 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
301 .emif_ddr_ext_phy_ctrl_2 = 0x00000040,
302 .emif_ddr_ext_phy_ctrl_3 = 0x0000003e,
303 .emif_ddr_ext_phy_ctrl_4 = 0x00000051,
304 .emif_ddr_ext_phy_ctrl_5 = 0x00000051,
305 .emif_rd_wr_lvl_rmp_win = 0x00000000,
306 .emif_rd_wr_lvl_rmp_ctl = 0x00000000,
307 .emif_rd_wr_lvl_ctl = 0x00000000,
308 .emif_rd_wr_exec_thresh = 0x00000405,
309 .emif_prio_class_serv_map = 0x00000000,
310 .emif_connect_id_serv_1_map = 0x00000000,
311 .emif_connect_id_serv_2_map = 0x00000000,
312 .emif_cos_config = 0x00ffffff
313};
314
Tom Rinibe8d6352015-06-05 15:51:11 +0530315void emif_get_ext_phy_ctrl_const_regs(const u32 **regs, u32 *size)
316{
317 if (board_is_eposevm()) {
318 *regs = ext_phy_ctrl_const_base_lpddr2;
319 *size = ARRAY_SIZE(ext_phy_ctrl_const_base_lpddr2);
320 }
321
322 return;
323}
324
James Doublesin73756a82014-12-22 16:26:10 -0600325const struct dpll_params *get_dpll_ddr_params(void)
326{
327 int ind = get_sys_clk_index();
328
329 if (board_is_eposevm())
330 return &epos_evm_dpll_ddr[ind];
Madan Srinivas36235022016-05-19 19:10:48 -0500331 else if (board_is_evm() || board_is_sk())
James Doublesin73756a82014-12-22 16:26:10 -0600332 return &gp_evm_dpll_ddr;
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600333 else if (board_is_idk())
334 return &idk_dpll_ddr;
James Doublesin73756a82014-12-22 16:26:10 -0600335
Nishanth Menon757a9a02016-02-24 12:30:56 -0600336 printf(" Board '%s' not supported\n", board_ti_get_name());
James Doublesin73756a82014-12-22 16:26:10 -0600337 return NULL;
338}
339
340
Lokesh Vutla42c213a2013-12-10 15:02:20 +0530341/*
342 * get_opp_offset:
343 * Returns the index for safest OPP of the device to boot.
344 * max_off: Index of the MAX OPP in DEV ATTRIBUTE register.
345 * min_off: Index of the MIN OPP in DEV ATTRIBUTE register.
346 * This data is read from dev_attribute register which is e-fused.
347 * A'1' in bit indicates OPP disabled and not available, a '0' indicates
348 * OPP available. Lowest OPP starts with min_off. So returning the
349 * bit with rightmost '0'.
350 */
351static int get_opp_offset(int max_off, int min_off)
352{
353 struct ctrl_stat *ctrl = (struct ctrl_stat *)CTRL_BASE;
Tom Rini99311d62014-06-05 11:15:27 -0400354 int opp, offset, i;
355
356 /* Bits 0:11 are defined to be the MPU_MAX_FREQ */
357 opp = readl(&ctrl->dev_attr) & ~0xFFFFF000;
Lokesh Vutla42c213a2013-12-10 15:02:20 +0530358
359 for (i = max_off; i >= min_off; i--) {
360 offset = opp & (1 << i);
361 if (!offset)
362 return i;
363 }
364
365 return min_off;
366}
367
368const struct dpll_params *get_dpll_mpu_params(void)
369{
370 int opp = get_opp_offset(DEV_ATTR_MAX_OFFSET, DEV_ATTR_MIN_OFFSET);
371 u32 ind = get_sys_clk_index();
372
373 return &dpll_mpu[ind][opp];
374}
375
376const struct dpll_params *get_dpll_core_params(void)
377{
378 int ind = get_sys_clk_index();
379
380 return &dpll_core[ind];
381}
382
383const struct dpll_params *get_dpll_per_params(void)
384{
385 int ind = get_sys_clk_index();
386
387 return &dpll_per[ind];
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530388}
389
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600390void scale_vcores_generic(u32 m)
Tom Rini500908a2014-06-05 11:15:30 -0400391{
Keerthy00344c42018-05-02 15:06:31 +0530392 int mpu_vdd, ddr_volt;
Tom Rini500908a2014-06-05 11:15:30 -0400393
Jean-Jacques Hiblot52a51512018-12-07 14:50:49 +0100394 if (power_tps65218_init(0))
395 return;
Tom Rini500908a2014-06-05 11:15:30 -0400396
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600397 switch (m) {
Felipe Balbi7948d002014-12-22 16:26:13 -0600398 case 1000:
Tom Rini500908a2014-06-05 11:15:30 -0400399 mpu_vdd = TPS65218_DCDC_VOLT_SEL_1330MV;
Felipe Balbi7948d002014-12-22 16:26:13 -0600400 break;
Felipe Balbicc8535c2014-12-22 16:26:15 -0600401 case 800:
402 mpu_vdd = TPS65218_DCDC_VOLT_SEL_1260MV;
403 break;
404 case 720:
405 mpu_vdd = TPS65218_DCDC_VOLT_SEL_1200MV;
406 break;
Felipe Balbi7948d002014-12-22 16:26:13 -0600407 case 600:
Tom Rini500908a2014-06-05 11:15:30 -0400408 mpu_vdd = TPS65218_DCDC_VOLT_SEL_1100MV;
Felipe Balbi7948d002014-12-22 16:26:13 -0600409 break;
Felipe Balbicc8535c2014-12-22 16:26:15 -0600410 case 300:
411 mpu_vdd = TPS65218_DCDC_VOLT_SEL_0950MV;
412 break;
Felipe Balbi7948d002014-12-22 16:26:13 -0600413 default:
Tom Rini500908a2014-06-05 11:15:30 -0400414 puts("Unknown MPU clock, not scaling\n");
415 return;
416 }
417
418 /* Set DCDC1 (CORE) voltage to 1.1V */
419 if (tps65218_voltage_update(TPS65218_DCDC1,
420 TPS65218_DCDC_VOLT_SEL_1100MV)) {
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600421 printf("%s failure\n", __func__);
Tom Rini500908a2014-06-05 11:15:30 -0400422 return;
423 }
424
425 /* Set DCDC2 (MPU) voltage */
426 if (tps65218_voltage_update(TPS65218_DCDC2, mpu_vdd)) {
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600427 printf("%s failure\n", __func__);
Tom Rini500908a2014-06-05 11:15:30 -0400428 return;
429 }
Keerthy6417a732017-06-02 15:00:31 +0530430
Keerthy00344c42018-05-02 15:06:31 +0530431 if (board_is_eposevm())
432 ddr_volt = TPS65218_DCDC3_VOLT_SEL_1200MV;
433 else
434 ddr_volt = TPS65218_DCDC3_VOLT_SEL_1350MV;
435
Keerthy6417a732017-06-02 15:00:31 +0530436 /* Set DCDC3 (DDR) voltage */
Keerthy00344c42018-05-02 15:06:31 +0530437 if (tps65218_voltage_update(TPS65218_DCDC3, ddr_volt)) {
Keerthy6417a732017-06-02 15:00:31 +0530438 printf("%s failure\n", __func__);
439 return;
440 }
Tom Rini500908a2014-06-05 11:15:30 -0400441}
442
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600443void scale_vcores_idk(u32 m)
444{
445 int mpu_vdd;
446
Jean-Jacques Hiblot52a51512018-12-07 14:50:49 +0100447 if (power_tps62362_init(0))
448 return;
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600449
450 switch (m) {
451 case 1000:
452 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1330MV;
453 break;
454 case 800:
455 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1260MV;
456 break;
457 case 720:
458 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1200MV;
459 break;
460 case 600:
461 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1100MV;
462 break;
463 case 300:
464 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1330MV;
465 break;
466 default:
467 puts("Unknown MPU clock, not scaling\n");
468 return;
469 }
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600470 /* Set VDD_MPU voltage */
471 if (tps62362_voltage_update(TPS62362_SET3, mpu_vdd)) {
472 printf("%s failure\n", __func__);
473 return;
474 }
475}
Nishanth Menon757a9a02016-02-24 12:30:56 -0600476void gpi2c_init(void)
477{
478 /* When needed to be invoked prior to BSS initialization */
479 static bool first_time = true;
480
481 if (first_time) {
482 enable_i2c0_pin_mux();
Nishanth Menon757a9a02016-02-24 12:30:56 -0600483 first_time = false;
484 }
485}
486
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600487void scale_vcores(void)
488{
489 const struct dpll_params *mpu_params;
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600490
Nishanth Menon757a9a02016-02-24 12:30:56 -0600491 /* Ensure I2C is initialized for PMIC configuration */
492 gpi2c_init();
493
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600494 /* Get the frequency */
495 mpu_params = get_dpll_mpu_params();
496
497 if (board_is_idk())
498 scale_vcores_idk(mpu_params->m);
499 else
500 scale_vcores_generic(mpu_params->m);
501}
502
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530503void set_uart_mux_conf(void)
504{
505 enable_uart0_pin_mux();
506}
507
508void set_mux_conf_regs(void)
509{
510 enable_board_pin_mux();
511}
512
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530513static void enable_vtt_regulator(void)
514{
515 u32 temp;
516
517 /* enable module */
Dave Gerlach00822ca2014-02-10 11:41:49 -0500518 writel(GPIO_CTRL_ENABLEMODULE, AM33XX_GPIO5_BASE + OMAP_GPIO_CTRL);
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530519
Dave Gerlach00822ca2014-02-10 11:41:49 -0500520 /* enable output for GPIO5_7 */
521 writel(GPIO_SETDATAOUT(7),
522 AM33XX_GPIO5_BASE + OMAP_GPIO_SETDATAOUT);
523 temp = readl(AM33XX_GPIO5_BASE + OMAP_GPIO_OE);
524 temp = temp & ~(GPIO_OE_ENABLE(7));
525 writel(temp, AM33XX_GPIO5_BASE + OMAP_GPIO_OE);
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530526}
527
Tero Kristo5d6acae2018-03-17 13:32:52 +0530528enum {
529 RTC_BOARD_EPOS = 1,
530 RTC_BOARD_EVM14,
531 RTC_BOARD_EVM12,
532 RTC_BOARD_GPEVM,
533 RTC_BOARD_SK,
534};
535
536/*
537 * In the rtc_only+DRR in self-refresh boot path we have the board type info
538 * in the rtc scratch pad register hence we bypass the costly i2c reads to
539 * eeprom and directly programthe board name string
540 */
541void rtc_only_update_board_type(u32 btype)
542{
543 const char *name = "";
544 const char *rev = "1.0";
545
546 switch (btype) {
547 case RTC_BOARD_EPOS:
548 name = "AM43EPOS";
549 break;
550 case RTC_BOARD_EVM14:
551 name = "AM43__GP";
552 rev = "1.4";
553 break;
554 case RTC_BOARD_EVM12:
555 name = "AM43__GP";
556 rev = "1.2";
557 break;
558 case RTC_BOARD_GPEVM:
559 name = "AM43__GP";
560 break;
561 case RTC_BOARD_SK:
562 name = "AM43__SK";
563 break;
564 }
565 ti_i2c_eeprom_am_set(name, rev);
566}
567
568u32 rtc_only_get_board_type(void)
569{
570 if (board_is_eposevm())
571 return RTC_BOARD_EPOS;
572 else if (board_is_evm_14_or_later())
573 return RTC_BOARD_EVM14;
574 else if (board_is_evm_12_or_later())
575 return RTC_BOARD_EVM12;
576 else if (board_is_gpevm())
577 return RTC_BOARD_GPEVM;
578 else if (board_is_sk())
579 return RTC_BOARD_SK;
580
581 return 0;
582}
583
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530584void sdram_init(void)
585{
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530586 /*
587 * EPOS EVM has 1GB LPDDR2 connected to EMIF.
588 * GP EMV has 1GB DDR3 connected to EMIF
589 * along with VTT regulator.
590 */
591 if (board_is_eposevm()) {
592 config_ddr(0, &ioregs_lpddr2, NULL, NULL, &emif_regs_lpddr2, 0);
Franklin S. Cooper Jrcc76fc42014-06-27 13:31:14 -0500593 } else if (board_is_evm_14_or_later()) {
594 enable_vtt_regulator();
595 config_ddr(0, &ioregs_ddr3, NULL, NULL,
596 &ddr3_emif_regs_400Mhz_production, 0);
597 } else if (board_is_evm_12_or_later()) {
598 enable_vtt_regulator();
599 config_ddr(0, &ioregs_ddr3, NULL, NULL,
600 &ddr3_emif_regs_400Mhz_beta, 0);
Madan Srinivas36235022016-05-19 19:10:48 -0500601 } else if (board_is_evm()) {
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530602 enable_vtt_regulator();
603 config_ddr(0, &ioregs_ddr3, NULL, NULL,
604 &ddr3_emif_regs_400Mhz, 0);
Felipe Balbiccc6f842014-06-10 15:01:20 -0500605 } else if (board_is_sk()) {
606 config_ddr(400, &ioregs_ddr3, NULL, NULL,
607 &ddr3_sk_emif_regs_400Mhz, 0);
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600608 } else if (board_is_idk()) {
609 config_ddr(400, &ioregs_ddr3, NULL, NULL,
610 &ddr3_idk_emif_regs_400Mhz, 0);
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530611 }
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530612}
613#endif
614
Tom Rini60d2f6f2014-06-23 16:06:29 -0400615/* setup board specific PMIC */
616int power_init_board(void)
617{
Jean-Jacques Hiblot52a51512018-12-07 14:50:49 +0100618 int rc;
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600619 if (board_is_idk()) {
Jean-Jacques Hiblot52a51512018-12-07 14:50:49 +0100620 rc = power_tps62362_init(0);
621 if (rc)
622 goto done;
Jean-Jacques Hiblot52a51512018-12-07 14:50:49 +0100623 puts("PMIC: TPS62362\n");
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600624 } else {
Jean-Jacques Hiblot52a51512018-12-07 14:50:49 +0100625 rc = power_tps65218_init(0);
626 if (rc)
627 goto done;
Jean-Jacques Hiblot52a51512018-12-07 14:50:49 +0100628 puts("PMIC: TPS65218\n");
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600629 }
Jean-Jacques Hiblot52a51512018-12-07 14:50:49 +0100630done:
Tom Rini60d2f6f2014-06-23 16:06:29 -0400631 return 0;
632}
633
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530634int board_init(void)
635{
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500636 struct l3f_cfg_bwlimiter *bwlimiter = (struct l3f_cfg_bwlimiter *)L3F_CFG_BWLIMITER;
637 u32 mreqprio_0, mreqprio_1, modena_init0_bw_fractional,
638 modena_init0_bw_integer, modena_init0_watermark_0;
639
Tom Rinibb4dd962022-11-16 13:10:37 -0500640 gd->bd->bi_boot_params = CFG_SYS_SDRAM_BASE + 0x100;
pekon gupta3eb6f862014-07-22 16:03:22 +0530641 gpmc_init();
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530642
Faiz Abbasd24bdf12018-01-19 15:32:48 +0530643 /*
644 * Call this to initialize *ctrl again
645 */
646 hw_data_init();
647
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500648 /* Clear all important bits for DSS errata that may need to be tweaked*/
649 mreqprio_0 = readl(&cdev->mreqprio_0) & MREQPRIO_0_SAB_INIT1_MASK &
650 MREQPRIO_0_SAB_INIT0_MASK;
651
652 mreqprio_1 = readl(&cdev->mreqprio_1) & MREQPRIO_1_DSS_MASK;
653
654 modena_init0_bw_fractional = readl(&bwlimiter->modena_init0_bw_fractional) &
655 BW_LIMITER_BW_FRAC_MASK;
656
657 modena_init0_bw_integer = readl(&bwlimiter->modena_init0_bw_integer) &
658 BW_LIMITER_BW_INT_MASK;
659
660 modena_init0_watermark_0 = readl(&bwlimiter->modena_init0_watermark_0) &
661 BW_LIMITER_BW_WATERMARK_MASK;
662
663 /* Setting MReq Priority of the DSS*/
664 mreqprio_0 |= 0x77;
665
666 /*
667 * Set L3 Fast Configuration Register
668 * Limiting bandwith for ARM core to 700 MBPS
669 */
670 modena_init0_bw_fractional |= 0x10;
671 modena_init0_bw_integer |= 0x3;
672
673 writel(mreqprio_0, &cdev->mreqprio_0);
674 writel(mreqprio_1, &cdev->mreqprio_1);
675
676 writel(modena_init0_bw_fractional, &bwlimiter->modena_init0_bw_fractional);
677 writel(modena_init0_bw_integer, &bwlimiter->modena_init0_bw_integer);
678 writel(modena_init0_watermark_0, &bwlimiter->modena_init0_watermark_0);
679
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530680 return 0;
681}
682
683#ifdef CONFIG_BOARD_LATE_INIT
Jean-Jacques Hiblotf1ef3142018-12-04 11:30:51 +0100684#if CONFIG_IS_ENABLED(DM_USB) && CONFIG_IS_ENABLED(OF_CONTROL)
685static int device_okay(const char *path)
686{
687 int node;
688
689 node = fdt_path_offset(gd->fdt_blob, path);
690 if (node < 0)
691 return 0;
692
693 return fdtdec_get_is_enabled(gd->fdt_blob, node);
694}
695#endif
696
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530697int board_late_init(void)
698{
Tero Kristo30bc6d82019-09-27 19:14:28 +0300699 struct udevice *dev;
Sekhar Nori00dc07d2013-12-10 15:02:16 +0530700#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
Nishanth Menon757a9a02016-02-24 12:30:56 -0600701 set_board_info_env(NULL);
Lokesh Vutla1eb0f542016-11-29 11:58:03 +0530702
703 /*
704 * Default FIT boot on HS devices. Non FIT images are not allowed
705 * on HS devices.
706 */
707 if (get_device_type() == HS_DEVICE)
Simon Glass6a38e412017-08-03 12:22:09 -0600708 env_set("boot_fit", "1");
Sekhar Nori00dc07d2013-12-10 15:02:16 +0530709#endif
Jean-Jacques Hiblotf1ef3142018-12-04 11:30:51 +0100710
711#if CONFIG_IS_ENABLED(DM_USB) && CONFIG_IS_ENABLED(OF_CONTROL)
712 if (device_okay("/ocp/omap_dwc3@48380000"))
713 enable_usb_clocks(0);
714 if (device_okay("/ocp/omap_dwc3@483c0000"))
715 enable_usb_clocks(1);
716#endif
Tero Kristo30bc6d82019-09-27 19:14:28 +0300717
718 /* Just probe the potentially supported cdce913 device */
Dario Binacchic2de9d42020-12-30 00:16:32 +0100719 uclass_get_device_by_name(UCLASS_CLK, "cdce913@65", &dev);
Tero Kristo30bc6d82019-09-27 19:14:28 +0300720
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530721 return 0;
722}
723#endif
Mugunthan V Nc94f9542014-02-18 07:31:54 -0500724
Jean-Jacques Hiblotf1ef3142018-12-04 11:30:51 +0100725#if !CONFIG_IS_ENABLED(DM_USB_GADGET)
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530726#ifdef CONFIG_USB_DWC3
727static struct dwc3_device usb_otg_ss1 = {
728 .maximum_speed = USB_SPEED_HIGH,
729 .base = USB_OTG_SS1_BASE,
730 .tx_fifo_resize = false,
731 .index = 0,
732};
733
734static struct dwc3_omap_device usb_otg_ss1_glue = {
735 .base = (void *)USB_OTG_SS1_GLUE_BASE,
736 .utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530737 .index = 0,
738};
739
740static struct ti_usb_phy_device usb_phy1_device = {
741 .usb2_phy_power = (void *)USB2_PHY1_POWER,
742 .index = 0,
743};
744
745static struct dwc3_device usb_otg_ss2 = {
746 .maximum_speed = USB_SPEED_HIGH,
747 .base = USB_OTG_SS2_BASE,
748 .tx_fifo_resize = false,
749 .index = 1,
750};
751
752static struct dwc3_omap_device usb_otg_ss2_glue = {
753 .base = (void *)USB_OTG_SS2_GLUE_BASE,
754 .utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530755 .index = 1,
756};
757
758static struct ti_usb_phy_device usb_phy2_device = {
759 .usb2_phy_power = (void *)USB2_PHY2_POWER,
760 .index = 1,
761};
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300762#endif /* CONFIG_USB_DWC3 */
763
764#if defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_OMAP)
Faiz Abbas29836a92018-02-15 17:12:11 +0530765int board_usb_init(int index, enum usb_init_type init)
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530766{
Kishon Vijay Abraham I831bcba2015-08-19 16:16:27 +0530767 enable_usb_clocks(index);
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300768#ifdef CONFIG_USB_DWC3
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530769 switch (index) {
770 case 0:
771 if (init == USB_INIT_DEVICE) {
772 usb_otg_ss1.dr_mode = USB_DR_MODE_PERIPHERAL;
773 usb_otg_ss1_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300774 dwc3_omap_uboot_init(&usb_otg_ss1_glue);
775 ti_usb_phy_uboot_init(&usb_phy1_device);
776 dwc3_uboot_init(&usb_otg_ss1);
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530777 }
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530778 break;
779 case 1:
780 if (init == USB_INIT_DEVICE) {
781 usb_otg_ss2.dr_mode = USB_DR_MODE_PERIPHERAL;
782 usb_otg_ss2_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300783 ti_usb_phy_uboot_init(&usb_phy2_device);
784 dwc3_omap_uboot_init(&usb_otg_ss2_glue);
785 dwc3_uboot_init(&usb_otg_ss2);
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530786 }
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530787 break;
788 default:
789 printf("Invalid Controller Index\n");
790 }
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300791#endif
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530792
793 return 0;
794}
795
Faiz Abbas29836a92018-02-15 17:12:11 +0530796int board_usb_cleanup(int index, enum usb_init_type init)
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530797{
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300798#ifdef CONFIG_USB_DWC3
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530799 switch (index) {
800 case 0:
801 case 1:
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300802 if (init == USB_INIT_DEVICE) {
803 ti_usb_phy_uboot_exit(index);
804 dwc3_uboot_exit(index);
805 dwc3_omap_uboot_exit(index);
806 }
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530807 break;
808 default:
809 printf("Invalid Controller Index\n");
810 }
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300811#endif
Kishon Vijay Abraham I831bcba2015-08-19 16:16:27 +0530812 disable_usb_clocks(index);
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530813
814 return 0;
815}
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300816#endif /* defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_OMAP) */
Jean-Jacques Hiblotf1ef3142018-12-04 11:30:51 +0100817#endif /* !CONFIG_IS_ENABLED(DM_USB_GADGET) */
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530818
Andrew F. Davisc73b3992017-07-10 14:45:54 -0500819#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900820int ft_board_setup(void *blob, struct bd_info *bd)
Andrew F. Davisc73b3992017-07-10 14:45:54 -0500821{
822 ft_cpu_setup(blob, bd);
823
824 return 0;
825}
826#endif
827
Vignesh R5a1880b2018-03-26 13:27:01 +0530828#if defined(CONFIG_SPL_LOAD_FIT) || defined(CONFIG_DTB_RESELECT)
Lokesh Vutlabb30b192016-05-16 11:11:15 +0530829int board_fit_config_name_match(const char *name)
830{
Vignesh R5a1880b2018-03-26 13:27:01 +0530831 bool eeprom_read = board_ti_was_eeprom_read();
832
833 if (!strcmp(name, "am4372-generic") && !eeprom_read)
834 return 0;
835 else if (board_is_evm() && !strcmp(name, "am437x-gp-evm"))
Lokesh Vutlabb30b192016-05-16 11:11:15 +0530836 return 0;
837 else if (board_is_sk() && !strcmp(name, "am437x-sk-evm"))
838 return 0;
Lokesh Vutla67fb6e02016-05-16 11:11:17 +0530839 else if (board_is_eposevm() && !strcmp(name, "am43x-epos-evm"))
840 return 0;
Lokesh Vutlab64e0562016-05-16 11:11:18 +0530841 else if (board_is_idk() && !strcmp(name, "am437x-idk-evm"))
842 return 0;
Lokesh Vutlabb30b192016-05-16 11:11:15 +0530843 else
844 return -1;
845}
846#endif
Madan Srinivas0b6dd122016-06-27 09:19:23 -0500847
Vignesh R5a1880b2018-03-26 13:27:01 +0530848#ifdef CONFIG_DTB_RESELECT
849int embedded_dtb_select(void)
850{
851 do_board_detect();
852 fdtdec_setup();
853
854 return 0;
855}
856#endif