blob: 796d3984261e889ef456bf1188897fd7668f08bc [file] [log] [blame]
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +08001/*
2 * Copyright 2009 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <asm/io.h>
25
26void cpu_init_f(void)
27{
Becky Bruce0d4cee12010-06-17 11:37:20 -050028 fsl_lbc_t *lbc = LBC_BASE_ADDR;
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +080029
30 /*
31 * LCRR - Clock Ratio Register - set up local bus timing
32 * when needed
33 */
34 out_be32(&lbc->lcrr, LCRR_DBYP | LCRR_CLKDIV_8);
35
Matthew McClintock48aab142011-04-05 14:39:33 -050036#if defined(CONFIG_SYS_NAND_BR_PRELIM) && defined(CONFIG_SYS_NAND_OR_PRELIM)
37 set_lbc_br(0, CONFIG_SYS_NAND_BR_PRELIM);
38 set_lbc_or(0, CONFIG_SYS_NAND_OR_PRELIM);
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +080039#else
Matthew McClintock48aab142011-04-05 14:39:33 -050040#error CONFIG_SYS_NAND_BR_PRELIM, CONFIG_SYS_NAND_OR_PRELIM must be defined
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +080041#endif
42
43#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
44 ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +080045
46 out_be32(&l2cache->l2srbar0, CONFIG_SYS_INIT_L2_ADDR);
47
48 /* set MBECCDIS=1, SBECCDIS=1 */
49 out_be32(&l2cache->l2errdis,
50 (MPC85xx_L2ERRDIS_MBECC | MPC85xx_L2ERRDIS_SBECC));
51
52 /* set L2E=1 & L2SRAM=001 */
53 out_be32(&l2cache->l2ctl,
54 (MPC85xx_L2CTL_L2E | MPC85xx_L2CTL_L2SRAM_ENTIRE));
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +080055#endif
56}