wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com> |
| 3 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 7 | #include <common.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 8 | #include <asm/processor.h> |
wdenk | b666c8f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 9 | #include <spd_sdram.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 10 | |
| 11 | #define BOOT_SMALL_FLASH 32 /* 00100000 */ |
| 12 | #define FLASH_ONBD_N 2 /* 00000010 */ |
| 13 | #define FLASH_SRAM_SEL 1 /* 00000001 */ |
| 14 | |
Wolfgang Denk | 6405a15 | 2006-03-31 18:32:53 +0200 | [diff] [blame] | 15 | DECLARE_GLOBAL_DATA_PTR; |
| 16 | |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 17 | long int fixed_sdram(void); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 18 | |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 19 | int board_early_init_f(void) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 20 | { |
| 21 | uint reg; |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 22 | unsigned char *fpga_base = (unsigned char *)CONFIG_SYS_FPGA_BASE; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 23 | unsigned char status; |
| 24 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 25 | /*-------------------------------------------------------------------- |
| 26 | * Setup the external bus controller/chip selects |
| 27 | *-------------------------------------------------------------------*/ |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 28 | mtdcr(EBC0_CFGADDR, EBC0_CFG); |
| 29 | reg = mfdcr(EBC0_CFGDATA); |
| 30 | mtdcr(EBC0_CFGDATA, reg | 0x04000000); /* Set ATC */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 31 | |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 32 | mtebc(PB1AP, 0x02815480); /* NVRAM/RTC */ |
| 33 | mtebc(PB1CR, 0x48018000); /* BA=0x480 1MB R/W 8-bit */ |
| 34 | mtebc(PB7AP, 0x01015280); /* FPGA registers */ |
| 35 | mtebc(PB7CR, 0x48318000); /* BA=0x483 1MB R/W 8-bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 36 | |
| 37 | /* read FPGA_REG0 and set the bus controller */ |
| 38 | status = *fpga_base; |
| 39 | if ((status & BOOT_SMALL_FLASH) && !(status & FLASH_ONBD_N)) { |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 40 | mtebc(PB0AP, 0x9b015480); /* FLASH/SRAM */ |
| 41 | mtebc(PB0CR, 0xfff18000); /* BAS=0xfff 1MB R/W 8-bit */ |
| 42 | mtebc(PB2AP, 0x9b015480); /* 4MB FLASH */ |
| 43 | mtebc(PB2CR, 0xff858000); /* BAS=0xff8 4MB R/W 8-bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 44 | } else { |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 45 | mtebc(PB0AP, 0x9b015480); /* 4MB FLASH */ |
| 46 | mtebc(PB0CR, 0xffc58000); /* BAS=0xffc 4MB R/W 8-bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 47 | |
| 48 | /* set CS2 if FLASH_ONBD_N == 0 */ |
| 49 | if (!(status & FLASH_ONBD_N)) { |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 50 | mtebc(PB2AP, 0x9b015480); /* FLASH/SRAM */ |
| 51 | mtebc(PB2CR, 0xff818000); /* BAS=0xff8 4MB R/W 8-bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 52 | } |
| 53 | } |
| 54 | |
| 55 | /*-------------------------------------------------------------------- |
| 56 | * Setup the interrupt controller polarities, triggers, etc. |
| 57 | *-------------------------------------------------------------------*/ |
Stefan Roese | 707fd36 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 58 | mtdcr(UIC0SR, 0xffffffff); /* clear all */ |
| 59 | mtdcr(UIC0ER, 0x00000000); /* disable all */ |
| 60 | mtdcr(UIC0CR, 0x00000009); /* SMI & UIC1 crit are critical */ |
| 61 | mtdcr(UIC0PR, 0xfffffe13); /* per ref-board manual */ |
| 62 | mtdcr(UIC0TR, 0x01c00008); /* per ref-board manual */ |
| 63 | mtdcr(UIC0VR, 0x00000001); /* int31 highest, base=0x000 */ |
| 64 | mtdcr(UIC0SR, 0xffffffff); /* clear all */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 65 | |
Stefan Roese | 707fd36 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 66 | mtdcr(UIC1SR, 0xffffffff); /* clear all */ |
| 67 | mtdcr(UIC1ER, 0x00000000); /* disable all */ |
| 68 | mtdcr(UIC1CR, 0x00000000); /* all non-critical */ |
| 69 | mtdcr(UIC1PR, 0xffffe0ff); /* per ref-board manual */ |
| 70 | mtdcr(UIC1TR, 0x00ffc000); /* per ref-board manual */ |
| 71 | mtdcr(UIC1VR, 0x00000001); /* int31 highest, base=0x000 */ |
| 72 | mtdcr(UIC1SR, 0xffffffff); /* clear all */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 73 | |
| 74 | return 0; |
| 75 | } |
| 76 | |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 77 | int checkboard(void) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 78 | { |
Wolfgang Denk | 5c1cfee | 2011-05-04 10:32:28 +0000 | [diff] [blame] | 79 | char buf[64]; |
| 80 | int i = getenv_f("serial#", buf, sizeof(buf)); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 81 | |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 82 | printf("Board: Ebony - AMCC PPC440GP Evaluation Board"); |
Wolfgang Denk | 5c1cfee | 2011-05-04 10:32:28 +0000 | [diff] [blame] | 83 | if (i > 0) { |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 84 | puts(", serial# "); |
Wolfgang Denk | 5c1cfee | 2011-05-04 10:32:28 +0000 | [diff] [blame] | 85 | puts(buf); |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 86 | } |
| 87 | putc('\n'); |
| 88 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 89 | return (0); |
| 90 | } |
| 91 | |
Becky Bruce | bd99ae7 | 2008-06-09 16:03:40 -0500 | [diff] [blame] | 92 | phys_size_t initdram(int board_type) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 93 | { |
| 94 | long dram_size = 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 95 | |
| 96 | #if defined(CONFIG_SPD_EEPROM) |
Wolfgang Denk | 6405a15 | 2006-03-31 18:32:53 +0200 | [diff] [blame] | 97 | dram_size = spd_sdram(); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 98 | #else |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 99 | dram_size = fixed_sdram(); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 100 | #endif |
| 101 | return dram_size; |
| 102 | } |
| 103 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 104 | #if !defined(CONFIG_SPD_EEPROM) |
| 105 | /************************************************************************* |
| 106 | * fixed sdram init -- doesn't use serial presence detect. |
| 107 | * |
| 108 | * Assumes: 128 MB, non-ECC, non-registered |
| 109 | * PLB @ 133 MHz |
| 110 | * |
| 111 | ************************************************************************/ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 112 | long int fixed_sdram(void) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 113 | { |
| 114 | uint reg; |
| 115 | |
| 116 | /*-------------------------------------------------------------------- |
| 117 | * Setup some default |
| 118 | *------------------------------------------------------------------*/ |
Stefan Roese | 6987e65 | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 119 | mtsdram(SDRAM0_UABBA, 0x00000000); /* ubba=0 (default) */ |
| 120 | mtsdram(SDRAM0_SLIO, 0x00000000); /* rdre=0 wrre=0 rarw=0 */ |
| 121 | mtsdram(SDRAM0_DEVOPT, 0x00000000); /* dll=0 ds=0 (normal) */ |
| 122 | mtsdram(SDRAM0_WDDCTR, 0x00000000); /* wrcp=0 dcd=0 */ |
| 123 | mtsdram(SDRAM0_CLKTR, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 124 | |
| 125 | /*-------------------------------------------------------------------- |
| 126 | * Setup for board-specific specific mem |
| 127 | *------------------------------------------------------------------*/ |
| 128 | /* |
| 129 | * Following for CAS Latency = 2.5 @ 133 MHz PLB |
| 130 | */ |
Stefan Roese | 6987e65 | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 131 | mtsdram(SDRAM0_B0CR, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */ |
| 132 | mtsdram(SDRAM0_TR0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 133 | /* RA=10 RD=3 */ |
Stefan Roese | 6987e65 | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 134 | mtsdram(SDRAM0_TR1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */ |
| 135 | mtsdram(SDRAM0_RTR, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */ |
| 136 | mtsdram(SDRAM0_CFG1, 0x00000000); /* Self-refresh exit, disable PM */ |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 137 | udelay(400); /* Delay 200 usecs (min) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 138 | |
| 139 | /*-------------------------------------------------------------------- |
| 140 | * Enable the controller, then wait for DCEN to complete |
| 141 | *------------------------------------------------------------------*/ |
Stefan Roese | 6987e65 | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 142 | mtsdram(SDRAM0_CFG0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 143 | for (;;) { |
Stefan Roese | 6987e65 | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 144 | mfsdram(SDRAM0_MCSTS, reg); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 145 | if (reg & 0x80000000) |
| 146 | break; |
| 147 | } |
| 148 | |
| 149 | return (128 * 1024 * 1024); /* 128 MB */ |
| 150 | } |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 151 | #endif /* !defined(CONFIG_SPD_EEPROM) */ |