blob: bfd4ad2010547de34d67f48e9b58295429ca8d3c [file] [log] [blame]
Mark Kettenis357a2562021-10-23 16:58:05 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2021 Mark Kettenis <kettenis@openbsd.org>
4 */
5
Mark Kettenis357a2562021-10-23 16:58:05 +02006#include <cpu_func.h>
7#include <dm.h>
Mark Ketteniscedd24c2023-01-21 20:27:54 +01008#include <iommu.h>
9#include <lmb.h>
10#include <memalign.h>
Mark Kettenis357a2562021-10-23 16:58:05 +020011#include <asm/io.h>
12
13#define DART_PARAMS2 0x0004
14#define DART_PARAMS2_BYPASS_SUPPORT BIT(0)
Mark Kettenis357a2562021-10-23 16:58:05 +020015
Mark Ketteniscedd24c2023-01-21 20:27:54 +010016#define DART_T8020_TLB_CMD 0x0020
17#define DART_T8020_TLB_CMD_FLUSH BIT(20)
18#define DART_T8020_TLB_CMD_BUSY BIT(2)
19#define DART_T8020_TLB_SIDMASK 0x0034
20#define DART_T8020_ERROR 0x0040
21#define DART_T8020_ERROR_ADDR_LO 0x0050
22#define DART_T8020_ERROR_ADDR_HI 0x0054
23#define DART_T8020_CONFIG 0x0060
24#define DART_T8020_CONFIG_LOCK BIT(15)
25#define DART_T8020_SID_ENABLE 0x00fc
26#define DART_T8020_TCR_BASE 0x0100
27#define DART_T8020_TCR_TRANSLATE_ENABLE BIT(7)
28#define DART_T8020_TCR_BYPASS_DART BIT(8)
29#define DART_T8020_TCR_BYPASS_DAPF BIT(12)
30#define DART_T8020_TTBR_BASE 0x0200
31#define DART_T8020_TTBR_VALID BIT(31)
32
33#define DART_T8110_PARAMS4 0x000c
34#define DART_T8110_PARAMS4_NSID_MASK (0x1ff << 0)
35#define DART_T8110_TLB_CMD 0x0080
36#define DART_T8110_TLB_CMD_BUSY BIT(31)
37#define DART_T8110_TLB_CMD_FLUSH_ALL BIT(8)
38#define DART_T8110_ERROR 0x0100
39#define DART_T8110_ERROR_MASK 0x0104
40#define DART_T8110_ERROR_ADDR_LO 0x0170
41#define DART_T8110_ERROR_ADDR_HI 0x0174
42#define DART_T8110_PROTECT 0x0200
43#define DART_T8110_PROTECT_TTBR_TCR BIT(0)
44#define DART_T8110_SID_ENABLE_BASE 0x0c00
45#define DART_T8110_TCR_BASE 0x1000
Janne Grunau06c61d52022-07-01 00:06:16 +020046#define DART_T8110_TCR_BYPASS_DAPF BIT(2)
47#define DART_T8110_TCR_BYPASS_DART BIT(1)
48#define DART_T8110_TCR_TRANSLATE_ENABLE BIT(0)
Mark Ketteniscedd24c2023-01-21 20:27:54 +010049#define DART_T8110_TTBR_BASE 0x1400
50#define DART_T8110_TTBR_VALID BIT(0)
51
52#define DART_SID_ENABLE(priv, idx) \
53 ((priv)->sid_enable_base + 4 * (idx))
54#define DART_TCR(priv, sid) ((priv)->tcr_base + 4 * (sid))
55#define DART_TTBR(priv, sid, idx) \
56 ((priv)->ttbr_base + 4 * (priv)->nttbr * (sid) + 4 * (idx))
57#define DART_TTBR_SHIFT 12
58
59#define DART_ALL_STREAMS(priv) ((1U << (priv)->nsid) - 1)
60
61#define DART_PAGE_SIZE SZ_16K
62#define DART_PAGE_MASK (DART_PAGE_SIZE - 1)
63
64#define DART_L1_TABLE 0x3
65#define DART_L2_INVAL 0
66#define DART_L2_VALID BIT(0)
67#define DART_L2_FULL_PAGE BIT(1)
68#define DART_L2_START(addr) ((((addr) & DART_PAGE_MASK) >> 2) << 52)
69#define DART_L2_END(addr) ((((addr) & DART_PAGE_MASK) >> 2) << 40)
70
71struct apple_dart_priv {
72 void *base;
Mark Ketteniscedd24c2023-01-21 20:27:54 +010073 u64 *l1, *l2;
74 int bypass, shift;
75
Janne Grunau5fffd972024-11-11 07:56:34 +010076 struct lmb io_lmb;
77
Mark Ketteniscedd24c2023-01-21 20:27:54 +010078 dma_addr_t dvabase;
79 dma_addr_t dvaend;
80
81 int nsid;
82 int nttbr;
83 int sid_enable_base;
84 int tcr_base;
85 u32 tcr_translate_enable;
86 u32 tcr_bypass;
87 int ttbr_base;
88 u32 ttbr_valid;
89 void (*flush_tlb)(struct apple_dart_priv *priv);
90};
91
92static void apple_dart_t8020_flush_tlb(struct apple_dart_priv *priv)
93{
94 dsb();
95
96 writel(DART_ALL_STREAMS(priv), priv->base + DART_T8020_TLB_SIDMASK);
97 writel(DART_T8020_TLB_CMD_FLUSH, priv->base + DART_T8020_TLB_CMD);
98 while (readl(priv->base + DART_T8020_TLB_CMD) &
99 DART_T8020_TLB_CMD_BUSY)
100 continue;
101}
102
103static void apple_dart_t8110_flush_tlb(struct apple_dart_priv *priv)
104{
105 dsb();
106
107 writel(DART_T8110_TLB_CMD_FLUSH_ALL,
108 priv->base + DART_T8110_TLB_CMD_FLUSH_ALL);
109 while (readl(priv->base + DART_T8110_TLB_CMD) &
110 DART_T8110_TLB_CMD_BUSY)
111 continue;
112}
113
114static dma_addr_t apple_dart_map(struct udevice *dev, void *addr, size_t size)
115{
116 struct apple_dart_priv *priv = dev_get_priv(dev);
117 phys_addr_t paddr, dva;
118 phys_size_t psize, off;
119 int i, idx;
120
121 if (priv->bypass)
122 return (phys_addr_t)addr;
123
124 paddr = ALIGN_DOWN((phys_addr_t)addr, DART_PAGE_SIZE);
125 off = (phys_addr_t)addr - paddr;
126 psize = ALIGN(size + off, DART_PAGE_SIZE);
127
Janne Grunau5fffd972024-11-11 07:56:34 +0100128 dva = io_lmb_alloc(&priv->io_lmb, psize, DART_PAGE_SIZE);
Mark Ketteniscedd24c2023-01-21 20:27:54 +0100129
130 idx = dva / DART_PAGE_SIZE;
131 for (i = 0; i < psize / DART_PAGE_SIZE; i++) {
132 priv->l2[idx + i] = (paddr >> priv->shift) | DART_L2_VALID |
133 DART_L2_START(0LL) | DART_L2_END(~0LL);
134 paddr += DART_PAGE_SIZE;
135 }
136 flush_dcache_range((unsigned long)&priv->l2[idx],
137 (unsigned long)&priv->l2[idx + i]);
138 priv->flush_tlb(priv);
139
140 return dva + off;
141}
142
143static void apple_dart_unmap(struct udevice *dev, dma_addr_t addr, size_t size)
144{
145 struct apple_dart_priv *priv = dev_get_priv(dev);
146 phys_addr_t dva;
147 phys_size_t psize;
148 int i, idx;
149
150 if (priv->bypass)
151 return;
152
153 dva = ALIGN_DOWN(addr, DART_PAGE_SIZE);
154 psize = size + (addr - dva);
155 psize = ALIGN(psize, DART_PAGE_SIZE);
156
157 idx = dva / DART_PAGE_SIZE;
158 for (i = 0; i < psize / DART_PAGE_SIZE; i++)
159 priv->l2[idx + i] = DART_L2_INVAL;
160 flush_dcache_range((unsigned long)&priv->l2[idx],
161 (unsigned long)&priv->l2[idx + i]);
162 priv->flush_tlb(priv);
163
Janne Grunau5fffd972024-11-11 07:56:34 +0100164 io_lmb_free(&priv->io_lmb, dva, psize);
Mark Ketteniscedd24c2023-01-21 20:27:54 +0100165}
166
167static struct iommu_ops apple_dart_ops = {
168 .map = apple_dart_map,
169 .unmap = apple_dart_unmap,
170};
Janne Grunau06c61d52022-07-01 00:06:16 +0200171
Mark Kettenis357a2562021-10-23 16:58:05 +0200172static int apple_dart_probe(struct udevice *dev)
173{
Mark Ketteniscedd24c2023-01-21 20:27:54 +0100174 struct apple_dart_priv *priv = dev_get_priv(dev);
175 dma_addr_t addr;
176 phys_addr_t l2;
177 int ntte, nl1, nl2;
Janne Grunau5fffd972024-11-11 07:56:34 +0100178 int ret, sid, i;
Mark Ketteniscedd24c2023-01-21 20:27:54 +0100179 u32 params2, params4;
Mark Kettenis357a2562021-10-23 16:58:05 +0200180
Mark Ketteniscedd24c2023-01-21 20:27:54 +0100181 priv->base = dev_read_addr_ptr(dev);
182 if (!priv->base)
Mark Kettenis357a2562021-10-23 16:58:05 +0200183 return -EINVAL;
184
Mark Ketteniscedd24c2023-01-21 20:27:54 +0100185 if (device_is_compatible(dev, "apple,t8110-dart")) {
186 params4 = readl(priv->base + DART_T8110_PARAMS4);
187 priv->nsid = params4 & DART_T8110_PARAMS4_NSID_MASK;
188 priv->nttbr = 1;
189 priv->sid_enable_base = DART_T8110_SID_ENABLE_BASE;
190 priv->tcr_base = DART_T8110_TCR_BASE;
191 priv->tcr_translate_enable = DART_T8110_TCR_TRANSLATE_ENABLE;
192 priv->tcr_bypass =
193 DART_T8110_TCR_BYPASS_DAPF | DART_T8110_TCR_BYPASS_DART;
194 priv->ttbr_base = DART_T8110_TTBR_BASE;
195 priv->ttbr_valid = DART_T8110_TTBR_VALID;
196 priv->flush_tlb = apple_dart_t8110_flush_tlb;
197 } else {
198 priv->nsid = 16;
199 priv->nttbr = 4;
200 priv->sid_enable_base = DART_T8020_SID_ENABLE;
201 priv->tcr_base = DART_T8020_TCR_BASE;
202 priv->tcr_translate_enable = DART_T8020_TCR_TRANSLATE_ENABLE;
203 priv->tcr_bypass =
204 DART_T8020_TCR_BYPASS_DAPF | DART_T8020_TCR_BYPASS_DART;
205 priv->ttbr_base = DART_T8020_TTBR_BASE;
206 priv->ttbr_valid = DART_T8020_TTBR_VALID;
207 priv->flush_tlb = apple_dart_t8020_flush_tlb;
208 }
209
210 if (device_is_compatible(dev, "apple,t6000-dart") ||
211 device_is_compatible(dev, "apple,t8110-dart"))
212 priv->shift = 4;
Janne Grunau06c61d52022-07-01 00:06:16 +0200213
Mark Ketteniscedd24c2023-01-21 20:27:54 +0100214 priv->dvabase = DART_PAGE_SIZE;
215 priv->dvaend = SZ_4G - DART_PAGE_SIZE;
216
Janne Grunau5fffd972024-11-11 07:56:34 +0100217 ret = io_lmb_setup(&priv->io_lmb);
218 if (ret)
219 return ret;
220 ret = io_lmb_add(&priv->io_lmb, priv->dvabase,
221 priv->dvaend - priv->dvabase);
222 if (ret)
223 return -EINVAL;
Mark Ketteniscedd24c2023-01-21 20:27:54 +0100224
225 /* Disable translations. */
226 for (sid = 0; sid < priv->nsid; sid++)
227 writel(0, priv->base + DART_TCR(priv, sid));
228
229 /* Remove page tables. */
230 for (sid = 0; sid < priv->nsid; sid++) {
231 for (i = 0; i < priv->nttbr; i++)
232 writel(0, priv->base + DART_TTBR(priv, sid, i));
233 }
234 priv->flush_tlb(priv);
235
236 params2 = readl(priv->base + DART_PARAMS2);
237 if (params2 & DART_PARAMS2_BYPASS_SUPPORT) {
238 for (sid = 0; sid < priv->nsid; sid++) {
239 writel(priv->tcr_bypass,
240 priv->base + DART_TCR(priv, sid));
Janne Grunau06c61d52022-07-01 00:06:16 +0200241 }
Mark Ketteniscedd24c2023-01-21 20:27:54 +0100242 priv->bypass = 1;
243 return 0;
244 }
245
246 ntte = DIV_ROUND_UP(priv->dvaend, DART_PAGE_SIZE);
247 nl2 = DIV_ROUND_UP(ntte, DART_PAGE_SIZE / sizeof(u64));
248 nl1 = DIV_ROUND_UP(nl2, DART_PAGE_SIZE / sizeof(u64));
249
250 priv->l2 = memalign(DART_PAGE_SIZE, nl2 * DART_PAGE_SIZE);
251 memset(priv->l2, 0, nl2 * DART_PAGE_SIZE);
252 flush_dcache_range((unsigned long)priv->l2,
253 (unsigned long)priv->l2 + nl2 * DART_PAGE_SIZE);
254
255 priv->l1 = memalign(DART_PAGE_SIZE, nl1 * DART_PAGE_SIZE);
256 memset(priv->l1, 0, nl1 * DART_PAGE_SIZE);
257 l2 = (phys_addr_t)priv->l2;
258 for (i = 0; i < nl2; i++) {
259 priv->l1[i] = (l2 >> priv->shift) | DART_L1_TABLE;
260 l2 += DART_PAGE_SIZE;
261 }
262 flush_dcache_range((unsigned long)priv->l1,
263 (unsigned long)priv->l1 + nl1 * DART_PAGE_SIZE);
264
265 /* Install page tables. */
266 for (sid = 0; sid < priv->nsid; sid++) {
267 addr = (phys_addr_t)priv->l1;
268 for (i = 0; i < nl1; i++) {
269 writel(addr >> DART_TTBR_SHIFT | priv->ttbr_valid,
270 priv->base + DART_TTBR(priv, sid, i));
271 addr += DART_PAGE_SIZE;
Mark Kettenis357a2562021-10-23 16:58:05 +0200272 }
273 }
Mark Ketteniscedd24c2023-01-21 20:27:54 +0100274 priv->flush_tlb(priv);
275
276 /* Enable all streams. */
277 for (i = 0; i < priv->nsid / 32; i++)
278 writel(~0, priv->base + DART_SID_ENABLE(priv, i));
279
280 /* Enable translations. */
281 for (sid = 0; sid < priv->nsid; sid++) {
282 writel(priv->tcr_translate_enable,
283 priv->base + DART_TCR(priv, sid));
284 }
285
286 return 0;
287}
288
289static int apple_dart_remove(struct udevice *dev)
290{
291 struct apple_dart_priv *priv = dev_get_priv(dev);
292 int sid, i;
293
294 /* Disable translations. */
295 for (sid = 0; sid < priv->nsid; sid++)
296 writel(0, priv->base + DART_TCR(priv, sid));
297
298 /* Remove page tables. */
299 for (sid = 0; sid < priv->nsid; sid++) {
300 for (i = 0; i < priv->nttbr; i++)
301 writel(0, priv->base + DART_TTBR(priv, sid, i));
302 }
303 priv->flush_tlb(priv);
Mark Kettenis357a2562021-10-23 16:58:05 +0200304
Janne Grunau5fffd972024-11-11 07:56:34 +0100305 io_lmb_teardown(&priv->io_lmb);
306
Mark Kettenis357a2562021-10-23 16:58:05 +0200307 return 0;
308}
309
310static const struct udevice_id apple_dart_ids[] = {
311 { .compatible = "apple,t8103-dart" },
Janne Grunau622a0582022-02-08 22:27:49 +0100312 { .compatible = "apple,t6000-dart" },
Mark Ketteniscedd24c2023-01-21 20:27:54 +0100313 { .compatible = "apple,t8110-dart" },
Mark Kettenis357a2562021-10-23 16:58:05 +0200314 { /* sentinel */ }
315};
316
317U_BOOT_DRIVER(apple_dart) = {
318 .name = "apple_dart",
319 .id = UCLASS_IOMMU,
320 .of_match = apple_dart_ids,
Mark Ketteniscedd24c2023-01-21 20:27:54 +0100321 .priv_auto = sizeof(struct apple_dart_priv),
322 .ops = &apple_dart_ops,
323 .probe = apple_dart_probe,
324 .remove = apple_dart_remove,
Janne Grunau7dcf0d62024-11-23 22:44:04 +0100325 .flags = DM_FLAG_OS_PREPARE | DM_FLAG_VITAL
Mark Kettenis357a2562021-10-23 16:58:05 +0200326};