Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Sysam AMCORE board configuration |
| 4 | * |
Angelo Dureghello | 3b0d570 | 2016-09-20 17:40:03 +0200 | [diff] [blame] | 5 | * (C) Copyright 2016 Angelo Dureghello <angelo@sysam.it> |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __AMCORE_CONFIG_H |
| 9 | #define __AMCORE_CONFIG_H |
| 10 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 11 | #define CFG_SYS_UART_PORT 0 |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 12 | |
Angelo Dureghello | 3b0d570 | 2016-09-20 17:40:03 +0200 | [diff] [blame] | 13 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 14 | "upgrade_uboot=loady; " \ |
| 15 | "protect off 0xffc00000 0xffc1ffff; " \ |
| 16 | "erase 0xffc00000 0xffc1ffff; " \ |
| 17 | "cp.b 0x20000 0xffc00000 ${filesize}\0" \ |
| 18 | "upgrade_kernel=loady; " \ |
| 19 | "erase 0xffc20000 0xffefffff; " \ |
| 20 | "cp.b 0x20000 0xffc20000 ${filesize}\0" \ |
| 21 | "upgrade_jffs2=loady; " \ |
| 22 | "erase 0xfff00000 0xffffffff; " \ |
| 23 | "cp.b 0x20000 0xfff00000 ${filesize}\0" |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 24 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 25 | #define CFG_SYS_CLK 45000000 |
| 26 | #define CFG_SYS_CPU_CLK (CFG_SYS_CLK * 2) |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 27 | /* Register Base Addrs */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 28 | #define CFG_SYS_MBAR 0x10000000 |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 29 | /* Definitions for initial stack pointer and data area (in DPRAM) */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 30 | #define CFG_SYS_INIT_RAM_ADDR 0x20000000 |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 31 | /* size of internal SRAM */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 32 | #define CFG_SYS_INIT_RAM_SIZE 0x1000 |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 33 | |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 34 | #define CFG_SYS_SDRAM_BASE 0x00000000 |
| 35 | #define CFG_SYS_SDRAM_SIZE 0x1000000 |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 36 | #define CFG_SYS_FLASH_BASE 0xffc00000 |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 37 | |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 38 | /* amcore design has flash data bytes wired swapped */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 39 | #define CFG_SYS_WRITE_SWAPPED_DATA |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 40 | /* reserve 128-4KB */ |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 41 | |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 42 | #define LDS_BOARD_TEXT \ |
Simon Glass | 547cb40 | 2017-08-03 12:21:49 -0600 | [diff] [blame] | 43 | . = DEFINED(env_offset) ? env_offset : .; \ |
| 44 | env/embedded.o(.text*); |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 45 | |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 46 | /* memory map space for linux boot data */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 47 | #define CFG_SYS_BOOTMAPSZ (8 << 20) |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 48 | |
| 49 | /* |
| 50 | * Cache Configuration |
| 51 | * |
| 52 | * Special 8K version 3 core cache. |
| 53 | * This is a single unified instruction/data cache. |
| 54 | * sdram - single region - no masks |
| 55 | */ |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 56 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 57 | #define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \ |
| 58 | CFG_SYS_INIT_RAM_SIZE - 8) |
| 59 | #define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \ |
| 60 | CFG_SYS_INIT_RAM_SIZE - 4) |
| 61 | #define CFG_SYS_ICACHE_INV (CF_CACR_CINVA) |
| 62 | #define CFG_SYS_CACHE_ACR0 (CF_ACR_CM_WT | CF_ACR_SM_ALL | \ |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 63 | CF_ACR_EN) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 64 | #define CFG_SYS_CACHE_ICACR (CF_CACR_DCM_P | CF_CACR_ESB | \ |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 65 | CF_CACR_EC) |
| 66 | |
| 67 | /* CS0 - AMD Flash, address 0xffc00000 */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 68 | #define CFG_SYS_CS0_BASE (CFG_SYS_FLASH_BASE>>16) |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 69 | /* 4MB, AA=0,V=1 C/I BIT for errata */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 70 | #define CFG_SYS_CS0_MASK 0x003f0001 |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 71 | /* WS=10, AA=1, PS=16bit (10) */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 72 | #define CFG_SYS_CS0_CTRL 0x1980 |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 73 | /* CS1 - DM9000 Ethernet Controller, address 0x30000000 */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 74 | #define CFG_SYS_CS1_BASE 0x3000 |
| 75 | #define CFG_SYS_CS1_MASK 0x00070001 |
| 76 | #define CFG_SYS_CS1_CTRL 0x0100 |
angelo@sysam.it | f11cf75 | 2015-02-12 01:39:40 +0100 | [diff] [blame] | 77 | |
| 78 | #endif /* __AMCORE_CONFIG_H */ |