blob: 50f6df5844beeb01ae267c53e042898694c384ba [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dave Liub19ecd32007-09-18 12:37:57 +08002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Dave Liu <daveliu@freescale.com>
Dave Liub19ecd32007-09-18 12:37:57 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Dave Liub19ecd32007-09-18 12:37:57 +080010/*
11 * High Level Configuration Options
12 */
13#define CONFIG_E300 1 /* E300 family */
Peter Tyser72f2d392009-05-22 17:23:25 -050014#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
Dave Liub19ecd32007-09-18 12:37:57 +080015#define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */
16
17/*
18 * System Clock Setup
19 */
20#ifdef CONFIG_PCISLAVE
21#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
22#else
23#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
24#endif
25
26#ifndef CONFIG_SYS_CLK_FREQ
27#define CONFIG_SYS_CLK_FREQ 66000000
28#endif
29
30/*
31 * Hardware Reset Configuration Word
32 * if CLKIN is 66MHz, then
33 * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
34 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035#define CONFIG_SYS_HRCW_LOW (\
Dave Liub19ecd32007-09-18 12:37:57 +080036 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
37 HRCWL_DDR_TO_SCB_CLK_1X1 |\
38 HRCWL_SVCOD_DIV_2 |\
39 HRCWL_CSB_TO_CLKIN_6X1 |\
40 HRCWL_CORE_TO_CSB_1_5X1)
41
42#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043#define CONFIG_SYS_HRCW_HIGH (\
Dave Liub19ecd32007-09-18 12:37:57 +080044 HRCWH_PCI_AGENT |\
45 HRCWH_PCI1_ARBITER_DISABLE |\
46 HRCWH_CORE_ENABLE |\
47 HRCWH_FROM_0XFFF00100 |\
48 HRCWH_BOOTSEQ_DISABLE |\
49 HRCWH_SW_WATCHDOG_DISABLE |\
50 HRCWH_ROM_LOC_LOCAL_16BIT |\
51 HRCWH_RL_EXT_LEGACY |\
52 HRCWH_TSEC1M_IN_RGMII |\
53 HRCWH_TSEC2M_IN_RGMII |\
54 HRCWH_BIG_ENDIAN |\
55 HRCWH_LDP_CLEAR)
56#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_HRCW_HIGH (\
Dave Liub19ecd32007-09-18 12:37:57 +080058 HRCWH_PCI_HOST |\
59 HRCWH_PCI1_ARBITER_ENABLE |\
60 HRCWH_CORE_ENABLE |\
61 HRCWH_FROM_0X00000100 |\
62 HRCWH_BOOTSEQ_DISABLE |\
63 HRCWH_SW_WATCHDOG_DISABLE |\
64 HRCWH_ROM_LOC_LOCAL_16BIT |\
65 HRCWH_RL_EXT_LEGACY |\
66 HRCWH_TSEC1M_IN_RGMII |\
67 HRCWH_TSEC2M_IN_RGMII |\
68 HRCWH_BIG_ENDIAN |\
69 HRCWH_LDP_CLEAR)
70#endif
71
Dave Liued5a0982008-03-04 16:59:22 +080072/* Arbiter Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
Joe Hershberger0f193402011-10-11 23:57:18 -050074#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
Dave Liued5a0982008-03-04 16:59:22 +080075
76/* System Priority Control Register */
Joe Hershberger0f193402011-10-11 23:57:18 -050077#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
Dave Liued5a0982008-03-04 16:59:22 +080078
Dave Liub19ecd32007-09-18 12:37:57 +080079/*
Dave Liued5a0982008-03-04 16:59:22 +080080 * IP blocks clock configuration
Dave Liub19ecd32007-09-18 12:37:57 +080081 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
83#define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
Joe Hershberger0f193402011-10-11 23:57:18 -050084#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
Dave Liub19ecd32007-09-18 12:37:57 +080085
86/*
87 * System IO Config
88 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_SICRH 0x00000000
90#define CONFIG_SYS_SICRL 0x00000000
Dave Liub19ecd32007-09-18 12:37:57 +080091
92/*
93 * Output Buffer Impedance
94 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_OBIR 0x31100000
Dave Liub19ecd32007-09-18 12:37:57 +080096
Anton Vorontsov5cd61522009-06-10 00:25:31 +040097#define CONFIG_HWCONFIG
Dave Liub19ecd32007-09-18 12:37:57 +080098
99/*
100 * IMMR new address
101 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_IMMR 0xE0000000
Dave Liub19ecd32007-09-18 12:37:57 +0800103
104/*
105 * DDR Setup
106 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
108#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
109#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
110#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
111#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershbergercc03b802011-10-11 23:57:29 -0500112#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
113 | DDRCDR_ODT \
114 | DDRCDR_Q_DRN)
115 /* 0x80080001 */ /* ODT 150ohm on SoC */
Dave Liub19ecd32007-09-18 12:37:57 +0800116
117#undef CONFIG_DDR_ECC /* support DDR ECC function */
118#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
119
120#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
121#define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
122
123#if defined(CONFIG_SPD_EEPROM)
124#define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
125#else
126/*
127 * Manually set up DDR parameters
Dave Liu925c8c82008-01-10 23:07:23 +0800128 * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
Dave Liub19ecd32007-09-18 12:37:57 +0800129 * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
130 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDR_SIZE 512 /* MB */
132#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
Joe Hershberger0f193402011-10-11 23:57:18 -0500133#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500134 | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \
135 | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \
136 | CSCONFIG_ROW_BIT_14 \
137 | CSCONFIG_COL_BIT_10)
138 /* 0x80010202 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger0f193402011-10-11 23:57:18 -0500140#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
141 | (0 << TIMING_CFG0_WRT_SHIFT) \
142 | (0 << TIMING_CFG0_RRT_SHIFT) \
143 | (0 << TIMING_CFG0_WWT_SHIFT) \
144 | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
145 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
146 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
147 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Dave Liub19ecd32007-09-18 12:37:57 +0800148 /* 0x00620802 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500149#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
150 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
151 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
152 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
153 | (13 << TIMING_CFG1_REFREC_SHIFT) \
154 | (3 << TIMING_CFG1_WRREC_SHIFT) \
155 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
156 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Dave Liub19ecd32007-09-18 12:37:57 +0800157 /* 0x3935d322 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500158#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
159 | (6 << TIMING_CFG2_CPO_SHIFT) \
160 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
161 | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
162 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
163 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
164 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
Dave Liu925c8c82008-01-10 23:07:23 +0800165 /* 0x131088c8 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500166#define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
167 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Dave Liub19ecd32007-09-18 12:37:57 +0800168 /* 0x03E00100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
170#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Joe Hershberger0f193402011-10-11 23:57:18 -0500171#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
172 | (0x1432 << SDRAM_MODE_SD_SHIFT))
Dave Liu925c8c82008-01-10 23:07:23 +0800173 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Joe Hershberger0f193402011-10-11 23:57:18 -0500174#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liub19ecd32007-09-18 12:37:57 +0800175#endif
176
177/*
178 * Memory test
179 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
181#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
182#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liub19ecd32007-09-18 12:37:57 +0800183
184/*
185 * The reserved memory
186 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200187#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liub19ecd32007-09-18 12:37:57 +0800188
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
190#define CONFIG_SYS_RAMBOOT
Dave Liub19ecd32007-09-18 12:37:57 +0800191#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#undef CONFIG_SYS_RAMBOOT
Dave Liub19ecd32007-09-18 12:37:57 +0800193#endif
194
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800196#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger0f193402011-10-11 23:57:18 -0500197#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liub19ecd32007-09-18 12:37:57 +0800198
199/*
200 * Initial RAM Base Address Setup
201 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_INIT_RAM_LOCK 1
203#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200204#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger0f193402011-10-11 23:57:18 -0500205#define CONFIG_SYS_GBL_DATA_OFFSET \
206 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liub19ecd32007-09-18 12:37:57 +0800207
208/*
209 * Local Bus Configuration & Clock Setup
210 */
Kim Phillips328040a2009-09-25 18:19:44 -0500211#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
212#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Brucedfe6e232010-06-17 11:37:18 -0500214#define CONFIG_FSL_ELBC 1
Dave Liub19ecd32007-09-18 12:37:57 +0800215
216/*
217 * FLASH on the Local Bus
218 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500219#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
220#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
Dave Liub19ecd32007-09-18 12:37:57 +0800221
Joe Hershberger0f193402011-10-11 23:57:18 -0500222 /* Window base at flash base */
223#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500224#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Dave Liub19ecd32007-09-18 12:37:57 +0800225
Joe Hershberger0f193402011-10-11 23:57:18 -0500226#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500227 | BR_PS_16 /* 16 bit port */ \
228 | BR_MS_GPCM /* MSEL = GPCM */ \
229 | BR_V) /* valid */
230#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Dave Liu723dff92008-01-10 23:08:26 +0800231 | OR_UPM_XAM \
232 | OR_GPCM_CSNT \
Anton Vorontsova6c0c072008-05-29 18:14:56 +0400233 | OR_GPCM_ACS_DIV2 \
Dave Liu723dff92008-01-10 23:08:26 +0800234 | OR_GPCM_XACS \
235 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500236 | OR_GPCM_TRLX_SET \
237 | OR_GPCM_EHTR_SET \
Joe Hershberger0f193402011-10-11 23:57:18 -0500238 | OR_GPCM_EAD)
Dave Liu723dff92008-01-10 23:08:26 +0800239 /* 0xFE000FF7 */
Dave Liub19ecd32007-09-18 12:37:57 +0800240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
242#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liub19ecd32007-09-18 12:37:57 +0800243
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#undef CONFIG_SYS_FLASH_CHECKSUM
245#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
246#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liub19ecd32007-09-18 12:37:57 +0800247
248/*
249 * BCSR on the Local Bus
250 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_BCSR 0xF8000000
Joe Hershberger0f193402011-10-11 23:57:18 -0500252 /* Access window base at BCSR base */
253#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500254#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liub19ecd32007-09-18 12:37:57 +0800255
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500256#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
257 | BR_PS_8 \
258 | BR_MS_GPCM \
259 | BR_V)
260 /* 0xF8000801 */
261#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
262 | OR_GPCM_XAM \
263 | OR_GPCM_CSNT \
264 | OR_GPCM_XACS \
265 | OR_GPCM_SCY_15 \
266 | OR_GPCM_TRLX_SET \
267 | OR_GPCM_EHTR_SET \
268 | OR_GPCM_EAD)
269 /* 0xFFFFE9F7 */
Dave Liub19ecd32007-09-18 12:37:57 +0800270
271/*
272 * NAND Flash on the Local Bus
273 */
Anton Vorontsovc7538792008-10-08 20:52:54 +0400274#define CONFIG_SYS_MAX_NAND_DEVICE 1
Joe Hershberger0f193402011-10-11 23:57:18 -0500275#define CONFIG_NAND_FSL_ELBC 1
Anton Vorontsovc7538792008-10-08 20:52:54 +0400276
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500277#define CONFIG_SYS_NAND_BASE 0xE0600000
Joe Hershberger0f193402011-10-11 23:57:18 -0500278#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500279 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger0f193402011-10-11 23:57:18 -0500280 | BR_PS_8 /* 8 bit port */ \
Dave Liub19ecd32007-09-18 12:37:57 +0800281 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500282 | BR_V) /* valid */
283#define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \
Anton Vorontsovc7538792008-10-08 20:52:54 +0400284 | OR_FCM_BCTLD \
Dave Liub19ecd32007-09-18 12:37:57 +0800285 | OR_FCM_CST \
286 | OR_FCM_CHT \
287 | OR_FCM_SCY_1 \
Anton Vorontsovc7538792008-10-08 20:52:54 +0400288 | OR_FCM_RST \
Dave Liub19ecd32007-09-18 12:37:57 +0800289 | OR_FCM_TRLX \
Joe Hershberger0f193402011-10-11 23:57:18 -0500290 | OR_FCM_EHTR)
Anton Vorontsovc7538792008-10-08 20:52:54 +0400291 /* 0xFFFF919E */
Dave Liub19ecd32007-09-18 12:37:57 +0800292
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500294#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liub19ecd32007-09-18 12:37:57 +0800295
296/*
297 * Serial Port
298 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_NS16550_SERIAL
300#define CONFIG_SYS_NS16550_REG_SIZE 1
301#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liub19ecd32007-09-18 12:37:57 +0800302
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger0f193402011-10-11 23:57:18 -0500304 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Dave Liub19ecd32007-09-18 12:37:57 +0800305
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
307#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liub19ecd32007-09-18 12:37:57 +0800308
Dave Liub19ecd32007-09-18 12:37:57 +0800309/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200310#define CONFIG_SYS_I2C
311#define CONFIG_SYS_I2C_FSL
312#define CONFIG_SYS_FSL_I2C_SPEED 400000
313#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
314#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
315#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Dave Liub19ecd32007-09-18 12:37:57 +0800316
317/*
318 * Config on-board RTC
319 */
320#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liub19ecd32007-09-18 12:37:57 +0800322
323/*
324 * General PCI
325 * Addresses are mapped 1-1.
326 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500327#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
328#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
329#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
331#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
332#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
333#define CONFIG_SYS_PCI_IO_BASE 0x00000000
334#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
335#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liub19ecd32007-09-18 12:37:57 +0800336
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
338#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
339#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liub19ecd32007-09-18 12:37:57 +0800340
Anton Vorontsov62842ec2009-01-08 04:26:19 +0300341#define CONFIG_SYS_PCIE1_BASE 0xA0000000
342#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
343#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
344#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
345#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
346#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
347#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
348#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
349#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
350
351#define CONFIG_SYS_PCIE2_BASE 0xC0000000
352#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
353#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
354#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
355#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
356#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
357#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
358#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
359#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
360
Dave Liub19ecd32007-09-18 12:37:57 +0800361#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000362#define CONFIG_PCI_INDIRECT_BRIDGE
Anton Vorontsov30c69922008-10-02 19:17:33 +0400363#ifndef __ASSEMBLY__
364extern int board_pci_host_broken(void);
365#endif
Kim Phillipsf1384292009-07-23 14:09:38 -0500366#define CONFIG_PCIE
Dave Liub19ecd32007-09-18 12:37:57 +0800367#define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
368
Anton Vorontsov504867a2008-10-14 22:58:53 +0400369#define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
Nikhil Badolac4cff522014-10-20 16:31:01 +0530370#define CONFIG_USB_EHCI_FSL
371#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov504867a2008-10-14 22:58:53 +0400372
Dave Liub19ecd32007-09-18 12:37:57 +0800373#undef CONFIG_EEPRO100
374#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liub19ecd32007-09-18 12:37:57 +0800376#endif /* CONFIG_PCI */
377
Dave Liub19ecd32007-09-18 12:37:57 +0800378/*
379 * TSEC
380 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger0f193402011-10-11 23:57:18 -0500382#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger0f193402011-10-11 23:57:18 -0500384#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liub19ecd32007-09-18 12:37:57 +0800385
386/*
387 * TSEC ethernet configuration
388 */
Dave Liub19ecd32007-09-18 12:37:57 +0800389#define CONFIG_TSEC1 1
390#define CONFIG_TSEC1_NAME "eTSEC0"
391#define CONFIG_TSEC2 1
392#define CONFIG_TSEC2_NAME "eTSEC1"
393#define TSEC1_PHY_ADDR 2
394#define TSEC2_PHY_ADDR 3
Anton Vorontsov32b1b702008-10-02 18:32:25 +0400395#define TSEC1_PHY_ADDR_SGMII 8
396#define TSEC2_PHY_ADDR_SGMII 4
Dave Liub19ecd32007-09-18 12:37:57 +0800397#define TSEC1_PHYIDX 0
398#define TSEC2_PHYIDX 0
399#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
400#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
401
402/* Options are: TSEC[0-1] */
403#define CONFIG_ETHPRIME "eTSEC1"
404
Dave Liub8dc5872008-03-26 22:56:36 +0800405/* SERDES */
406#define CONFIG_FSL_SERDES
407#define CONFIG_FSL_SERDES1 0xe3000
408#define CONFIG_FSL_SERDES2 0xe3100
409
Dave Liub19ecd32007-09-18 12:37:57 +0800410/*
Dave Liu4056d7a2008-03-26 22:57:19 +0800411 * SATA
412 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200413#define CONFIG_SYS_SATA_MAX_DEVICE 2
Dave Liu4056d7a2008-03-26 22:57:19 +0800414#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger0f193402011-10-11 23:57:18 -0500416#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
417#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Dave Liu4056d7a2008-03-26 22:57:19 +0800418#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200419#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger0f193402011-10-11 23:57:18 -0500420#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
421#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Dave Liu4056d7a2008-03-26 22:57:19 +0800422
423#ifdef CONFIG_FSL_SATA
424#define CONFIG_LBA48
Dave Liu4056d7a2008-03-26 22:57:19 +0800425#endif
426
427/*
Dave Liub19ecd32007-09-18 12:37:57 +0800428 * Environment
429 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200430#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger0f193402011-10-11 23:57:18 -0500431 #define CONFIG_ENV_ADDR \
432 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200433 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
434 #define CONFIG_ENV_SIZE 0x2000
Dave Liub19ecd32007-09-18 12:37:57 +0800435#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200436 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200437 #define CONFIG_ENV_SIZE 0x2000
Dave Liub19ecd32007-09-18 12:37:57 +0800438#endif
439
440#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liub19ecd32007-09-18 12:37:57 +0800442
443/*
444 * BOOTP options
445 */
446#define CONFIG_BOOTP_BOOTFILESIZE
Dave Liub19ecd32007-09-18 12:37:57 +0800447
Dave Liub19ecd32007-09-18 12:37:57 +0800448/*
449 * Command line configuration.
450 */
Dave Liub19ecd32007-09-18 12:37:57 +0800451
Dave Liub19ecd32007-09-18 12:37:57 +0800452#undef CONFIG_WATCHDOG /* watchdog disabled */
453
Andy Fleming1463b4b2008-10-30 16:50:14 -0500454#ifdef CONFIG_MMC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800455#define CONFIG_FSL_ESDHC_PIN_MUX
Andy Fleming1463b4b2008-10-30 16:50:14 -0500456#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Andy Fleming1463b4b2008-10-30 16:50:14 -0500457#endif
458
Dave Liub19ecd32007-09-18 12:37:57 +0800459/*
460 * Miscellaneous configurable options
461 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200462#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dave Liub19ecd32007-09-18 12:37:57 +0800463
Dave Liub19ecd32007-09-18 12:37:57 +0800464/*
465 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700466 * have to be in the first 256 MB of memory, since this is
Dave Liub19ecd32007-09-18 12:37:57 +0800467 * the maximum mapped by the Linux kernel during initialization.
468 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500469#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800470#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Dave Liub19ecd32007-09-18 12:37:57 +0800471
472/*
473 * Core HID Setup
474 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500475#define CONFIG_SYS_HID0_INIT 0x000000000
476#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
477 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200478#define CONFIG_SYS_HID2 HID2_HBE
Dave Liub19ecd32007-09-18 12:37:57 +0800479
480/*
Dave Liub19ecd32007-09-18 12:37:57 +0800481 * MMU Setup
482 */
Becky Bruce03ea1be2008-05-08 19:02:12 -0500483#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Dave Liub19ecd32007-09-18 12:37:57 +0800484
485/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200486#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
487#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Dave Liub19ecd32007-09-18 12:37:57 +0800488
Joe Hershberger0f193402011-10-11 23:57:18 -0500489#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500490 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500491 | BATL_MEMCOHERENCE)
492#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
493 | BATU_BL_256M \
494 | BATU_VS \
495 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200496#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
497#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liub19ecd32007-09-18 12:37:57 +0800498
Joe Hershberger0f193402011-10-11 23:57:18 -0500499#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500500 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500501 | BATL_MEMCOHERENCE)
502#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
503 | BATU_BL_256M \
504 | BATU_VS \
505 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200506#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
507#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liub19ecd32007-09-18 12:37:57 +0800508
509/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger0f193402011-10-11 23:57:18 -0500510#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500511 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500512 | BATL_CACHEINHIBIT \
513 | BATL_GUARDEDSTORAGE)
514#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
515 | BATU_BL_8M \
516 | BATU_VS \
517 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200518#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
519#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liub19ecd32007-09-18 12:37:57 +0800520
521/* BCSR: cache-inhibit and guarded */
Joe Hershberger0f193402011-10-11 23:57:18 -0500522#define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500523 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500524 | BATL_CACHEINHIBIT \
525 | BATL_GUARDEDSTORAGE)
526#define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \
527 | BATU_BL_128K \
528 | BATU_VS \
529 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200530#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
531#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liub19ecd32007-09-18 12:37:57 +0800532
533/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger0f193402011-10-11 23:57:18 -0500534#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500535 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500536 | BATL_MEMCOHERENCE)
537#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
538 | BATU_BL_32M \
539 | BATU_VS \
540 | BATU_VP)
541#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500542 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500543 | BATL_CACHEINHIBIT \
544 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200545#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liub19ecd32007-09-18 12:37:57 +0800546
547/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500548#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger0f193402011-10-11 23:57:18 -0500549#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
550 | BATU_BL_128K \
551 | BATU_VS \
552 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200553#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
554#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liub19ecd32007-09-18 12:37:57 +0800555
556#ifdef CONFIG_PCI
557/* PCI MEM space: cacheable */
Joe Hershberger0f193402011-10-11 23:57:18 -0500558#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500559 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500560 | BATL_MEMCOHERENCE)
561#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
562 | BATU_BL_256M \
563 | BATU_VS \
564 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200565#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
566#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liub19ecd32007-09-18 12:37:57 +0800567/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger0f193402011-10-11 23:57:18 -0500568#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500569 | BATL_PP_RW \
Joe Hershberger0f193402011-10-11 23:57:18 -0500570 | BATL_CACHEINHIBIT \
571 | BATL_GUARDEDSTORAGE)
572#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
573 | BATU_BL_256M \
574 | BATU_VS \
575 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200576#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
577#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liub19ecd32007-09-18 12:37:57 +0800578#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200579#define CONFIG_SYS_IBAT6L (0)
580#define CONFIG_SYS_IBAT6U (0)
581#define CONFIG_SYS_IBAT7L (0)
582#define CONFIG_SYS_IBAT7U (0)
583#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
584#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
585#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
586#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liub19ecd32007-09-18 12:37:57 +0800587#endif
588
Dave Liub19ecd32007-09-18 12:37:57 +0800589#if defined(CONFIG_CMD_KGDB)
590#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Dave Liub19ecd32007-09-18 12:37:57 +0800591#endif
592
593/*
594 * Environment Configuration
595 */
596
597#define CONFIG_ENV_OVERWRITE
598
599#if defined(CONFIG_TSEC_ENET)
600#define CONFIG_HAS_ETH0
Dave Liub19ecd32007-09-18 12:37:57 +0800601#define CONFIG_HAS_ETH1
Dave Liub19ecd32007-09-18 12:37:57 +0800602#endif
603
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500604#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liub19ecd32007-09-18 12:37:57 +0800605
Dave Liub19ecd32007-09-18 12:37:57 +0800606#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger0f193402011-10-11 23:57:18 -0500607 "netdev=eth0\0" \
608 "consoledev=ttyS0\0" \
609 "ramdiskaddr=1000000\0" \
610 "ramdiskfile=ramfs.83xx\0" \
611 "fdtaddr=780000\0" \
612 "fdtfile=mpc8379_mds.dtb\0" \
613 ""
Dave Liub19ecd32007-09-18 12:37:57 +0800614
615#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger0f193402011-10-11 23:57:18 -0500616 "setenv bootargs root=/dev/nfs rw " \
617 "nfsroot=$serverip:$rootpath " \
618 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
619 "$netdev:off " \
620 "console=$consoledev,$baudrate $othbootargs;" \
621 "tftp $loadaddr $bootfile;" \
622 "tftp $fdtaddr $fdtfile;" \
623 "bootm $loadaddr - $fdtaddr"
Dave Liub19ecd32007-09-18 12:37:57 +0800624
625#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger0f193402011-10-11 23:57:18 -0500626 "setenv bootargs root=/dev/ram rw " \
627 "console=$consoledev,$baudrate $othbootargs;" \
628 "tftp $ramdiskaddr $ramdiskfile;" \
629 "tftp $loadaddr $bootfile;" \
630 "tftp $fdtaddr $fdtfile;" \
631 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Dave Liub19ecd32007-09-18 12:37:57 +0800632
Dave Liub19ecd32007-09-18 12:37:57 +0800633#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
634
635#endif /* __CONFIG_H */