Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | /* |
| 3 | * Copyright (C) 2019, Rick Chen <rick@andestech.com> |
| 4 | * |
| 5 | * U-Boot syscon driver for Andes's Platform Level Interrupt Controller (PLIC). |
| 6 | * The PLIC block holds memory-mapped claim and pending registers |
| 7 | * associated with software interrupt. |
| 8 | */ |
| 9 | |
| 10 | #include <common.h> |
| 11 | #include <dm.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 12 | #include <asm/global_data.h> |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 13 | #include <dm/device-internal.h> |
| 14 | #include <dm/lists.h> |
| 15 | #include <dm/uclass-internal.h> |
| 16 | #include <regmap.h> |
| 17 | #include <syscon.h> |
| 18 | #include <asm/io.h> |
| 19 | #include <asm/syscon.h> |
| 20 | #include <cpu.h> |
Simon Glass | d66c5f7 | 2020-02-03 07:36:15 -0700 | [diff] [blame] | 21 | #include <linux/err.h> |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 22 | |
| 23 | /* pending register */ |
Rick Chen | eb61303 | 2019-11-14 13:52:24 +0800 | [diff] [blame] | 24 | #define PENDING_REG(base, hart) ((ulong)(base) + 0x1000 + ((hart) / 4) * 4) |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 25 | /* enable register */ |
| 26 | #define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80) |
| 27 | /* claim register */ |
| 28 | #define CLAIM_REG(base, hart) ((ulong)(base) + 0x200004 + (hart) * 0x1000) |
| 29 | |
Yu Chien Peter Lin | bcb208b | 2022-10-14 15:00:18 +0800 | [diff] [blame] | 30 | #define ENABLE_HART_IPI (0x01010101) |
| 31 | #define SEND_IPI_TO_HART(hart) (0x1 << (hart)) |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 32 | |
| 33 | DECLARE_GLOBAL_DATA_PTR; |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 34 | |
Rick Chen | eaae83b | 2019-08-21 11:26:50 +0800 | [diff] [blame] | 35 | static int enable_ipi(int hart) |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 36 | { |
Rick Chen | eb61303 | 2019-11-14 13:52:24 +0800 | [diff] [blame] | 37 | unsigned int en; |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 38 | |
Yu Chien Peter Lin | bcb208b | 2022-10-14 15:00:18 +0800 | [diff] [blame] | 39 | en = ENABLE_HART_IPI << hart; |
Yu Chien Peter Lin | 739cd6f | 2022-10-25 23:03:50 +0800 | [diff] [blame] | 40 | writel(en, (void __iomem *)ENABLE_REG(gd->arch.plicsw, hart)); |
| 41 | writel(en, (void __iomem *)ENABLE_REG(gd->arch.plicsw + 0x4, hart)); |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 42 | |
| 43 | return 0; |
| 44 | } |
| 45 | |
Sean Anderson | 28bfc32 | 2020-09-28 10:52:25 -0400 | [diff] [blame] | 46 | int riscv_init_ipi(void) |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 47 | { |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 48 | int ret; |
Yu Chien Peter Lin | 739cd6f | 2022-10-25 23:03:50 +0800 | [diff] [blame] | 49 | long *base = syscon_get_first_range(RISCV_SYSCON_PLICSW); |
Sean Anderson | 28bfc32 | 2020-09-28 10:52:25 -0400 | [diff] [blame] | 50 | ofnode node; |
| 51 | struct udevice *dev; |
Rick Chen | eaae83b | 2019-08-21 11:26:50 +0800 | [diff] [blame] | 52 | u32 reg; |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 53 | |
Sean Anderson | 28bfc32 | 2020-09-28 10:52:25 -0400 | [diff] [blame] | 54 | if (IS_ERR(base)) |
| 55 | return PTR_ERR(base); |
Yu Chien Peter Lin | 739cd6f | 2022-10-25 23:03:50 +0800 | [diff] [blame] | 56 | gd->arch.plicsw = base; |
Sean Anderson | 28bfc32 | 2020-09-28 10:52:25 -0400 | [diff] [blame] | 57 | |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 58 | ret = uclass_find_first_device(UCLASS_CPU, &dev); |
| 59 | if (ret) |
| 60 | return ret; |
Sean Anderson | 28bfc32 | 2020-09-28 10:52:25 -0400 | [diff] [blame] | 61 | else if (!dev) |
| 62 | return -ENODEV; |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 63 | |
Sean Anderson | 28bfc32 | 2020-09-28 10:52:25 -0400 | [diff] [blame] | 64 | ofnode_for_each_subnode(node, dev_ofnode(dev->parent)) { |
| 65 | const char *device_type; |
Rick Chen | eaae83b | 2019-08-21 11:26:50 +0800 | [diff] [blame] | 66 | |
Sean Anderson | 28bfc32 | 2020-09-28 10:52:25 -0400 | [diff] [blame] | 67 | device_type = ofnode_read_string(node, "device_type"); |
| 68 | if (!device_type) |
| 69 | continue; |
Rick Chen | eaae83b | 2019-08-21 11:26:50 +0800 | [diff] [blame] | 70 | |
Sean Anderson | 28bfc32 | 2020-09-28 10:52:25 -0400 | [diff] [blame] | 71 | if (strcmp(device_type, "cpu")) |
| 72 | continue; |
Rick Chen | eaae83b | 2019-08-21 11:26:50 +0800 | [diff] [blame] | 73 | |
Sean Anderson | 28bfc32 | 2020-09-28 10:52:25 -0400 | [diff] [blame] | 74 | /* skip if hart is marked as not available */ |
Simon Glass | 2e4938b | 2022-09-06 20:27:17 -0600 | [diff] [blame] | 75 | if (!ofnode_is_enabled(node)) |
Sean Anderson | 28bfc32 | 2020-09-28 10:52:25 -0400 | [diff] [blame] | 76 | continue; |
Rick Chen | eaae83b | 2019-08-21 11:26:50 +0800 | [diff] [blame] | 77 | |
Sean Anderson | 28bfc32 | 2020-09-28 10:52:25 -0400 | [diff] [blame] | 78 | /* read hart ID of CPU */ |
| 79 | ret = ofnode_read_u32(node, "reg", ®); |
| 80 | if (ret == 0) |
| 81 | enable_ipi(reg); |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 82 | } |
| 83 | |
Sean Anderson | 28bfc32 | 2020-09-28 10:52:25 -0400 | [diff] [blame] | 84 | return 0; |
Sean Anderson | b1d0cb3 | 2020-06-24 06:41:18 -0400 | [diff] [blame] | 85 | } |
| 86 | |
| 87 | int riscv_send_ipi(int hart) |
| 88 | { |
| 89 | unsigned int ipi = (SEND_IPI_TO_HART(hart) << (8 * gd->arch.boot_hart)); |
| 90 | |
Yu Chien Peter Lin | 739cd6f | 2022-10-25 23:03:50 +0800 | [diff] [blame] | 91 | writel(ipi, (void __iomem *)PENDING_REG(gd->arch.plicsw, |
Rick Chen | eb61303 | 2019-11-14 13:52:24 +0800 | [diff] [blame] | 92 | gd->arch.boot_hart)); |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 93 | |
| 94 | return 0; |
| 95 | } |
| 96 | |
| 97 | int riscv_clear_ipi(int hart) |
| 98 | { |
| 99 | u32 source_id; |
| 100 | |
Yu Chien Peter Lin | 739cd6f | 2022-10-25 23:03:50 +0800 | [diff] [blame] | 101 | source_id = readl((void __iomem *)CLAIM_REG(gd->arch.plicsw, hart)); |
| 102 | writel(source_id, (void __iomem *)CLAIM_REG(gd->arch.plicsw, hart)); |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 103 | |
| 104 | return 0; |
| 105 | } |
| 106 | |
Lukas Auer | c7460b8 | 2019-12-08 23:28:50 +0100 | [diff] [blame] | 107 | int riscv_get_ipi(int hart, int *pending) |
| 108 | { |
Bin Meng | b6ec26b | 2021-06-15 13:45:57 +0800 | [diff] [blame] | 109 | unsigned int ipi = (SEND_IPI_TO_HART(hart) << (8 * gd->arch.boot_hart)); |
| 110 | |
Yu Chien Peter Lin | 739cd6f | 2022-10-25 23:03:50 +0800 | [diff] [blame] | 111 | *pending = readl((void __iomem *)PENDING_REG(gd->arch.plicsw, |
Lukas Auer | c7460b8 | 2019-12-08 23:28:50 +0100 | [diff] [blame] | 112 | gd->arch.boot_hart)); |
Bin Meng | b6ec26b | 2021-06-15 13:45:57 +0800 | [diff] [blame] | 113 | *pending = !!(*pending & ipi); |
Lukas Auer | c7460b8 | 2019-12-08 23:28:50 +0100 | [diff] [blame] | 114 | |
| 115 | return 0; |
| 116 | } |
| 117 | |
Yu Chien Peter Lin | 739cd6f | 2022-10-25 23:03:50 +0800 | [diff] [blame] | 118 | static const struct udevice_id andes_plicsw_ids[] = { |
| 119 | { .compatible = "andestech,plicsw", .data = RISCV_SYSCON_PLICSW }, |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 120 | { } |
| 121 | }; |
| 122 | |
Yu Chien Peter Lin | 739cd6f | 2022-10-25 23:03:50 +0800 | [diff] [blame] | 123 | U_BOOT_DRIVER(andes_plicsw) = { |
| 124 | .name = "andes_plicsw", |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 125 | .id = UCLASS_SYSCON, |
Yu Chien Peter Lin | 739cd6f | 2022-10-25 23:03:50 +0800 | [diff] [blame] | 126 | .of_match = andes_plicsw_ids, |
Rick Chen | 6df4ed0 | 2019-04-02 15:56:39 +0800 | [diff] [blame] | 127 | .flags = DM_FLAG_PRE_RELOC, |
| 128 | }; |