blob: b12eeb9f01cc19081ead2d2c162099f8e3e49ff9 [file] [log] [blame]
Kumar Gala124b0822008-08-26 15:01:29 -05001/*
York Sun2896cb72014-03-27 17:54:47 -07002 * Copyright 2008-2014 Freescale Semiconductor, Inc.
Kumar Gala124b0822008-08-26 15:01:29 -05003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
9#include <common.h>
York Sunf0626592013-09-30 09:22:09 -070010#include <fsl_ddr_sdram.h>
Kumar Gala124b0822008-08-26 15:01:29 -050011
York Sunf0626592013-09-30 09:22:09 -070012#include <fsl_ddr.h>
Kumar Gala124b0822008-08-26 15:01:29 -050013
York Sun2896cb72014-03-27 17:54:47 -070014#if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
Kim Phillips82f576f2012-10-29 13:34:37 +000015static unsigned int
York Sun2c0b62d2015-01-06 13:18:50 -080016compute_cas_latency(const unsigned int ctrl_num,
17 const dimm_params_t *dimm_params,
York Sun2896cb72014-03-27 17:54:47 -070018 common_timing_params_t *outpdimm,
19 unsigned int number_of_dimms)
Dave Liu4be87b22009-03-14 12:48:30 +080020{
21 unsigned int i;
Dave Liu4be87b22009-03-14 12:48:30 +080022 unsigned int common_caslat;
23 unsigned int caslat_actual;
24 unsigned int retry = 16;
York Sunfc63b282015-03-19 09:30:27 -070025 unsigned int tmp = ~0;
York Sun2c0b62d2015-01-06 13:18:50 -080026 const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
York Sun2896cb72014-03-27 17:54:47 -070027#ifdef CONFIG_SYS_FSL_DDR3
28 const unsigned int taamax = 20000;
29#else
30 const unsigned int taamax = 18000;
31#endif
Dave Liu4be87b22009-03-14 12:48:30 +080032
33 /* compute the common CAS latency supported between slots */
York Sunfc63b282015-03-19 09:30:27 -070034 for (i = 0; i < number_of_dimms; i++) {
York Sunfa3ede52012-08-17 08:22:41 +000035 if (dimm_params[i].n_ranks)
Priyanka Jain4a717412013-09-25 10:41:19 +053036 tmp &= dimm_params[i].caslat_x;
York Sunfa3ede52012-08-17 08:22:41 +000037 }
Dave Liu4be87b22009-03-14 12:48:30 +080038 common_caslat = tmp;
39
Dave Liu4be87b22009-03-14 12:48:30 +080040 /* validate if the memory clk is in the range of dimms */
York Sun2896cb72014-03-27 17:54:47 -070041 if (mclk_ps < outpdimm->tckmin_x_ps) {
York Sunc04da042011-05-06 07:14:14 +080042 printf("DDR clock (MCLK cycle %u ps) is faster than "
43 "the slowest DIMM(s) (tCKmin %u ps) can support.\n",
York Sun2896cb72014-03-27 17:54:47 -070044 mclk_ps, outpdimm->tckmin_x_ps);
Dave Liu4be87b22009-03-14 12:48:30 +080045 }
York Sun2896cb72014-03-27 17:54:47 -070046#ifdef CONFIG_SYS_FSL_DDR4
47 if (mclk_ps > outpdimm->tckmax_ps) {
48 printf("DDR clock (MCLK cycle %u ps) is slower than DIMM(s) (tCKmax %u ps) can support.\n",
49 mclk_ps, outpdimm->tckmax_ps);
50 }
51#endif
Dave Liu4be87b22009-03-14 12:48:30 +080052 /* determine the acutal cas latency */
York Sun2896cb72014-03-27 17:54:47 -070053 caslat_actual = (outpdimm->taamin_ps + mclk_ps - 1) / mclk_ps;
Dave Liu4be87b22009-03-14 12:48:30 +080054 /* check if the dimms support the CAS latency */
55 while (!(common_caslat & (1 << caslat_actual)) && retry > 0) {
56 caslat_actual++;
57 retry--;
58 }
59 /* once the caculation of caslat_actual is completed
60 * we must verify that this CAS latency value does not
York Sun2896cb72014-03-27 17:54:47 -070061 * exceed tAAmax, which is 20 ns for all DDR3 speed grades,
62 * 18ns for all DDR4 speed grades.
Dave Liu4be87b22009-03-14 12:48:30 +080063 */
York Sun2896cb72014-03-27 17:54:47 -070064 if (caslat_actual * mclk_ps > taamax) {
Dave Liu4be87b22009-03-14 12:48:30 +080065 printf("The choosen cas latency %d is too large\n",
66 caslat_actual);
Dave Liu4be87b22009-03-14 12:48:30 +080067 }
York Sun2896cb72014-03-27 17:54:47 -070068 outpdimm->lowest_common_spd_caslat = caslat_actual;
69 debug("lowest_common_spd_caslat is 0x%x\n", caslat_actual);
Dave Liu4be87b22009-03-14 12:48:30 +080070
71 return 0;
72}
York Sun2896cb72014-03-27 17:54:47 -070073#else /* for DDR1 and DDR2 */
74static unsigned int
York Sun2c0b62d2015-01-06 13:18:50 -080075compute_cas_latency(const unsigned int ctrl_num,
76 const dimm_params_t *dimm_params,
York Sun2896cb72014-03-27 17:54:47 -070077 common_timing_params_t *outpdimm,
78 unsigned int number_of_dimms)
79{
80 int i;
York Sun2c0b62d2015-01-06 13:18:50 -080081 const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
York Sun2896cb72014-03-27 17:54:47 -070082 unsigned int lowest_good_caslat;
83 unsigned int not_ok;
84 unsigned int temp1, temp2;
85
86 debug("using mclk_ps = %u\n", mclk_ps);
87 if (mclk_ps > outpdimm->tckmax_ps) {
88 printf("Warning: DDR clock (%u ps) is slower than DIMM(s) (tCKmax %u ps)\n",
89 mclk_ps, outpdimm->tckmax_ps);
90 }
91
92 /*
93 * Compute a CAS latency suitable for all DIMMs
94 *
95 * Strategy for SPD-defined latencies: compute only
96 * CAS latency defined by all DIMMs.
97 */
98
99 /*
100 * Step 1: find CAS latency common to all DIMMs using bitwise
101 * operation.
102 */
103 temp1 = 0xFF;
104 for (i = 0; i < number_of_dimms; i++) {
105 if (dimm_params[i].n_ranks) {
106 temp2 = 0;
107 temp2 |= 1 << dimm_params[i].caslat_x;
108 temp2 |= 1 << dimm_params[i].caslat_x_minus_1;
109 temp2 |= 1 << dimm_params[i].caslat_x_minus_2;
110 /*
111 * If there was no entry for X-2 (X-1) in
112 * the SPD, then caslat_x_minus_2
113 * (caslat_x_minus_1) contains either 255 or
114 * 0xFFFFFFFF because that's what the glorious
115 * __ilog2 function returns for an input of 0.
116 * On 32-bit PowerPC, left shift counts with bit
117 * 26 set (that the value of 255 or 0xFFFFFFFF
118 * will have), cause the destination register to
119 * be 0. That is why this works.
120 */
121 temp1 &= temp2;
122 }
123 }
124
125 /*
126 * Step 2: check each common CAS latency against tCK of each
127 * DIMM's SPD.
128 */
129 lowest_good_caslat = 0;
130 temp2 = 0;
131 while (temp1) {
132 not_ok = 0;
133 temp2 = __ilog2(temp1);
134 debug("checking common caslat = %u\n", temp2);
135
136 /* Check if this CAS latency will work on all DIMMs at tCK. */
137 for (i = 0; i < number_of_dimms; i++) {
138 if (!dimm_params[i].n_ranks)
139 continue;
140
141 if (dimm_params[i].caslat_x == temp2) {
142 if (mclk_ps >= dimm_params[i].tckmin_x_ps) {
143 debug("CL = %u ok on DIMM %u at tCK=%u ps with tCKmin_X_ps of %u\n",
144 temp2, i, mclk_ps,
145 dimm_params[i].tckmin_x_ps);
146 continue;
147 } else {
148 not_ok++;
149 }
150 }
151
152 if (dimm_params[i].caslat_x_minus_1 == temp2) {
153 unsigned int tckmin_x_minus_1_ps
154 = dimm_params[i].tckmin_x_minus_1_ps;
155 if (mclk_ps >= tckmin_x_minus_1_ps) {
156 debug("CL = %u ok on DIMM %u at tCK=%u ps with tckmin_x_minus_1_ps of %u\n",
157 temp2, i, mclk_ps,
158 tckmin_x_minus_1_ps);
159 continue;
160 } else {
161 not_ok++;
162 }
163 }
164
165 if (dimm_params[i].caslat_x_minus_2 == temp2) {
166 unsigned int tckmin_x_minus_2_ps
167 = dimm_params[i].tckmin_x_minus_2_ps;
168 if (mclk_ps >= tckmin_x_minus_2_ps) {
169 debug("CL = %u ok on DIMM %u at tCK=%u ps with tckmin_x_minus_2_ps of %u\n",
170 temp2, i, mclk_ps,
171 tckmin_x_minus_2_ps);
172 continue;
173 } else {
174 not_ok++;
175 }
176 }
177 }
178
179 if (!not_ok)
180 lowest_good_caslat = temp2;
181
182 temp1 &= ~(1 << temp2);
183 }
184
185 debug("lowest common SPD-defined CAS latency = %u\n",
186 lowest_good_caslat);
187 outpdimm->lowest_common_spd_caslat = lowest_good_caslat;
188
189
190 /*
191 * Compute a common 'de-rated' CAS latency.
192 *
193 * The strategy here is to find the *highest* dereated cas latency
194 * with the assumption that all of the DIMMs will support a dereated
195 * CAS latency higher than or equal to their lowest dereated value.
196 */
197 temp1 = 0;
198 for (i = 0; i < number_of_dimms; i++)
199 temp1 = max(temp1, dimm_params[i].caslat_lowest_derated);
200
201 outpdimm->highest_common_derated_caslat = temp1;
202 debug("highest common dereated CAS latency = %u\n", temp1);
203
204 return 0;
205}
Kim Phillips82f576f2012-10-29 13:34:37 +0000206#endif
Dave Liu4be87b22009-03-14 12:48:30 +0800207
Kumar Gala124b0822008-08-26 15:01:29 -0500208/*
209 * compute_lowest_common_dimm_parameters()
210 *
211 * Determine the worst-case DIMM timing parameters from the set of DIMMs
212 * whose parameters have been computed into the array pointed to
213 * by dimm_params.
214 */
215unsigned int
York Sun2c0b62d2015-01-06 13:18:50 -0800216compute_lowest_common_dimm_parameters(const unsigned int ctrl_num,
217 const dimm_params_t *dimm_params,
Kumar Gala124b0822008-08-26 15:01:29 -0500218 common_timing_params_t *outpdimm,
York Sun98df4d12012-10-08 07:44:23 +0000219 const unsigned int number_of_dimms)
Kumar Gala124b0822008-08-26 15:01:29 -0500220{
yorkde879322010-07-02 22:25:55 +0000221 unsigned int i, j;
Kumar Gala124b0822008-08-26 15:01:29 -0500222
Priyanka Jain4a717412013-09-25 10:41:19 +0530223 unsigned int tckmin_x_ps = 0;
224 unsigned int tckmax_ps = 0xFFFFFFFF;
Priyanka Jain4a717412013-09-25 10:41:19 +0530225 unsigned int trcd_ps = 0;
226 unsigned int trp_ps = 0;
227 unsigned int tras_ps = 0;
York Sun2896cb72014-03-27 17:54:47 -0700228#if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
229 unsigned int taamin_ps = 0;
230#endif
231#ifdef CONFIG_SYS_FSL_DDR4
232 unsigned int twr_ps = 15000;
233 unsigned int trfc1_ps = 0;
234 unsigned int trfc2_ps = 0;
235 unsigned int trfc4_ps = 0;
236 unsigned int trrds_ps = 0;
237 unsigned int trrdl_ps = 0;
238 unsigned int tccdl_ps = 0;
239#else
Priyanka Jain4a717412013-09-25 10:41:19 +0530240 unsigned int twr_ps = 0;
241 unsigned int twtr_ps = 0;
242 unsigned int trfc_ps = 0;
243 unsigned int trrd_ps = 0;
York Sun2896cb72014-03-27 17:54:47 -0700244 unsigned int trtp_ps = 0;
245#endif
Priyanka Jain4a717412013-09-25 10:41:19 +0530246 unsigned int trc_ps = 0;
Kumar Gala124b0822008-08-26 15:01:29 -0500247 unsigned int refresh_rate_ps = 0;
Valentin Longchamp0b810932013-10-18 11:47:20 +0200248 unsigned int extended_op_srt = 1;
York Sun2896cb72014-03-27 17:54:47 -0700249#if defined(CONFIG_SYS_FSL_DDR1) || defined(CONFIG_SYS_FSL_DDR2)
Priyanka Jain4a717412013-09-25 10:41:19 +0530250 unsigned int tis_ps = 0;
251 unsigned int tih_ps = 0;
252 unsigned int tds_ps = 0;
253 unsigned int tdh_ps = 0;
Priyanka Jain4a717412013-09-25 10:41:19 +0530254 unsigned int tdqsq_max_ps = 0;
255 unsigned int tqhs_ps = 0;
York Sun2896cb72014-03-27 17:54:47 -0700256#endif
York Sund56624f2011-01-10 12:02:56 +0000257 unsigned int temp1, temp2;
Kumar Gala124b0822008-08-26 15:01:29 -0500258 unsigned int additive_latency = 0;
Kumar Gala124b0822008-08-26 15:01:29 -0500259
260 temp1 = 0;
261 for (i = 0; i < number_of_dimms; i++) {
262 /*
263 * If there are no ranks on this DIMM,
264 * it probably doesn't exist, so skip it.
265 */
266 if (dimm_params[i].n_ranks == 0) {
267 temp1++;
268 continue;
269 }
yorkf4f93c62010-07-02 22:25:53 +0000270 if (dimm_params[i].n_ranks == 4 && i != 0) {
271 printf("Found Quad-rank DIMM in wrong bank, ignored."
272 " Software may not run as expected.\n");
273 temp1++;
274 continue;
275 }
York Sun98df4d12012-10-08 07:44:23 +0000276
277 /*
278 * check if quad-rank DIMM is plugged if
279 * CONFIG_CHIP_SELECT_QUAD_CAPABLE is not defined
280 * Only the board with proper design is capable
281 */
282#ifndef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
yorkf4f93c62010-07-02 22:25:53 +0000283 if (dimm_params[i].n_ranks == 4 && \
284 CONFIG_CHIP_SELECTS_PER_CTRL/CONFIG_DIMM_SLOTS_PER_CTLR < 4) {
285 printf("Found Quad-rank DIMM, not able to support.");
286 temp1++;
287 continue;
288 }
York Sun98df4d12012-10-08 07:44:23 +0000289#endif
Kumar Gala124b0822008-08-26 15:01:29 -0500290 /*
Priyanka Jain4a717412013-09-25 10:41:19 +0530291 * Find minimum tckmax_ps to find fastest slow speed,
Kumar Gala124b0822008-08-26 15:01:29 -0500292 * i.e., this is the slowest the whole system can go.
293 */
Masahiro Yamadadb204642014-11-07 03:03:31 +0900294 tckmax_ps = min(tckmax_ps,
295 (unsigned int)dimm_params[i].tckmax_ps);
York Sun2896cb72014-03-27 17:54:47 -0700296#if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
Masahiro Yamadadb204642014-11-07 03:03:31 +0900297 taamin_ps = max(taamin_ps,
298 (unsigned int)dimm_params[i].taa_ps);
York Sun2896cb72014-03-27 17:54:47 -0700299#endif
Masahiro Yamadadb204642014-11-07 03:03:31 +0900300 tckmin_x_ps = max(tckmin_x_ps,
301 (unsigned int)dimm_params[i].tckmin_x_ps);
302 trcd_ps = max(trcd_ps, (unsigned int)dimm_params[i].trcd_ps);
303 trp_ps = max(trp_ps, (unsigned int)dimm_params[i].trp_ps);
304 tras_ps = max(tras_ps, (unsigned int)dimm_params[i].tras_ps);
York Sun2896cb72014-03-27 17:54:47 -0700305#ifdef CONFIG_SYS_FSL_DDR4
Masahiro Yamadadb204642014-11-07 03:03:31 +0900306 trfc1_ps = max(trfc1_ps,
307 (unsigned int)dimm_params[i].trfc1_ps);
308 trfc2_ps = max(trfc2_ps,
309 (unsigned int)dimm_params[i].trfc2_ps);
310 trfc4_ps = max(trfc4_ps,
311 (unsigned int)dimm_params[i].trfc4_ps);
312 trrds_ps = max(trrds_ps,
313 (unsigned int)dimm_params[i].trrds_ps);
314 trrdl_ps = max(trrdl_ps,
315 (unsigned int)dimm_params[i].trrdl_ps);
316 tccdl_ps = max(tccdl_ps,
317 (unsigned int)dimm_params[i].tccdl_ps);
York Sun2896cb72014-03-27 17:54:47 -0700318#else
Masahiro Yamadadb204642014-11-07 03:03:31 +0900319 twr_ps = max(twr_ps, (unsigned int)dimm_params[i].twr_ps);
320 twtr_ps = max(twtr_ps, (unsigned int)dimm_params[i].twtr_ps);
321 trfc_ps = max(trfc_ps, (unsigned int)dimm_params[i].trfc_ps);
322 trrd_ps = max(trrd_ps, (unsigned int)dimm_params[i].trrd_ps);
323 trtp_ps = max(trtp_ps, (unsigned int)dimm_params[i].trtp_ps);
York Sun2896cb72014-03-27 17:54:47 -0700324#endif
Masahiro Yamadadb204642014-11-07 03:03:31 +0900325 trc_ps = max(trc_ps, (unsigned int)dimm_params[i].trc_ps);
York Sun2896cb72014-03-27 17:54:47 -0700326#if defined(CONFIG_SYS_FSL_DDR1) || defined(CONFIG_SYS_FSL_DDR2)
Masahiro Yamadadb204642014-11-07 03:03:31 +0900327 tis_ps = max(tis_ps, (unsigned int)dimm_params[i].tis_ps);
328 tih_ps = max(tih_ps, (unsigned int)dimm_params[i].tih_ps);
329 tds_ps = max(tds_ps, (unsigned int)dimm_params[i].tds_ps);
330 tdh_ps = max(tdh_ps, (unsigned int)dimm_params[i].tdh_ps);
331 tqhs_ps = max(tqhs_ps, (unsigned int)dimm_params[i].tqhs_ps);
Kumar Gala124b0822008-08-26 15:01:29 -0500332 /*
Priyanka Jain4a717412013-09-25 10:41:19 +0530333 * Find maximum tdqsq_max_ps to find slowest.
Kumar Gala124b0822008-08-26 15:01:29 -0500334 *
335 * FIXME: is finding the slowest value the correct
336 * strategy for this parameter?
337 */
Masahiro Yamadadb204642014-11-07 03:03:31 +0900338 tdqsq_max_ps = max(tdqsq_max_ps,
339 (unsigned int)dimm_params[i].tdqsq_max_ps);
York Sun2896cb72014-03-27 17:54:47 -0700340#endif
341 refresh_rate_ps = max(refresh_rate_ps,
Masahiro Yamadadb204642014-11-07 03:03:31 +0900342 (unsigned int)dimm_params[i].refresh_rate_ps);
York Sun2896cb72014-03-27 17:54:47 -0700343 /* extended_op_srt is either 0 or 1, 0 having priority */
344 extended_op_srt = min(extended_op_srt,
Masahiro Yamadadb204642014-11-07 03:03:31 +0900345 (unsigned int)dimm_params[i].extended_op_srt);
Kumar Gala124b0822008-08-26 15:01:29 -0500346 }
347
348 outpdimm->ndimms_present = number_of_dimms - temp1;
349
350 if (temp1 == number_of_dimms) {
351 debug("no dimms this memory controller\n");
352 return 0;
353 }
354
Priyanka Jain4a717412013-09-25 10:41:19 +0530355 outpdimm->tckmin_x_ps = tckmin_x_ps;
356 outpdimm->tckmax_ps = tckmax_ps;
York Sun2896cb72014-03-27 17:54:47 -0700357#if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
358 outpdimm->taamin_ps = taamin_ps;
359#endif
Priyanka Jain4a717412013-09-25 10:41:19 +0530360 outpdimm->trcd_ps = trcd_ps;
361 outpdimm->trp_ps = trp_ps;
362 outpdimm->tras_ps = tras_ps;
York Sun2896cb72014-03-27 17:54:47 -0700363#ifdef CONFIG_SYS_FSL_DDR4
364 outpdimm->trfc1_ps = trfc1_ps;
365 outpdimm->trfc2_ps = trfc2_ps;
366 outpdimm->trfc4_ps = trfc4_ps;
367 outpdimm->trrds_ps = trrds_ps;
368 outpdimm->trrdl_ps = trrdl_ps;
369 outpdimm->tccdl_ps = tccdl_ps;
370#else
Priyanka Jain4a717412013-09-25 10:41:19 +0530371 outpdimm->twtr_ps = twtr_ps;
372 outpdimm->trfc_ps = trfc_ps;
373 outpdimm->trrd_ps = trrd_ps;
York Sun2896cb72014-03-27 17:54:47 -0700374 outpdimm->trtp_ps = trtp_ps;
375#endif
376 outpdimm->twr_ps = twr_ps;
Priyanka Jain4a717412013-09-25 10:41:19 +0530377 outpdimm->trc_ps = trc_ps;
Kumar Gala124b0822008-08-26 15:01:29 -0500378 outpdimm->refresh_rate_ps = refresh_rate_ps;
Valentin Longchamp0b810932013-10-18 11:47:20 +0200379 outpdimm->extended_op_srt = extended_op_srt;
York Sun2896cb72014-03-27 17:54:47 -0700380#if defined(CONFIG_SYS_FSL_DDR1) || defined(CONFIG_SYS_FSL_DDR2)
Priyanka Jain4a717412013-09-25 10:41:19 +0530381 outpdimm->tis_ps = tis_ps;
382 outpdimm->tih_ps = tih_ps;
383 outpdimm->tds_ps = tds_ps;
384 outpdimm->tdh_ps = tdh_ps;
Priyanka Jain4a717412013-09-25 10:41:19 +0530385 outpdimm->tdqsq_max_ps = tdqsq_max_ps;
386 outpdimm->tqhs_ps = tqhs_ps;
York Sun2896cb72014-03-27 17:54:47 -0700387#endif
Kumar Gala124b0822008-08-26 15:01:29 -0500388
389 /* Determine common burst length for all DIMMs. */
390 temp1 = 0xff;
391 for (i = 0; i < number_of_dimms; i++) {
392 if (dimm_params[i].n_ranks) {
393 temp1 &= dimm_params[i].burst_lengths_bitmask;
394 }
395 }
Priyanka Jain4a717412013-09-25 10:41:19 +0530396 outpdimm->all_dimms_burst_lengths_bitmask = temp1;
Kumar Gala124b0822008-08-26 15:01:29 -0500397
398 /* Determine if all DIMMs registered buffered. */
399 temp1 = temp2 = 0;
400 for (i = 0; i < number_of_dimms; i++) {
401 if (dimm_params[i].n_ranks) {
York Sunb06fcb52011-02-04 13:58:00 -0800402 if (dimm_params[i].registered_dimm) {
Kumar Gala124b0822008-08-26 15:01:29 -0500403 temp1 = 1;
Ying Zhang9ff70262013-08-16 15:16:11 +0800404#ifndef CONFIG_SPL_BUILD
York Sunb06fcb52011-02-04 13:58:00 -0800405 printf("Detected RDIMM %s\n",
406 dimm_params[i].mpart);
Ying Zhang9ff70262013-08-16 15:16:11 +0800407#endif
York Sunb06fcb52011-02-04 13:58:00 -0800408 } else {
Kumar Gala124b0822008-08-26 15:01:29 -0500409 temp2 = 1;
Ying Zhang9ff70262013-08-16 15:16:11 +0800410#ifndef CONFIG_SPL_BUILD
York Sunb06fcb52011-02-04 13:58:00 -0800411 printf("Detected UDIMM %s\n",
412 dimm_params[i].mpart);
Ying Zhang9ff70262013-08-16 15:16:11 +0800413#endif
York Sunb06fcb52011-02-04 13:58:00 -0800414 }
Kumar Gala124b0822008-08-26 15:01:29 -0500415 }
416 }
417
Priyanka Jain4a717412013-09-25 10:41:19 +0530418 outpdimm->all_dimms_registered = 0;
419 outpdimm->all_dimms_unbuffered = 0;
Kumar Gala124b0822008-08-26 15:01:29 -0500420 if (temp1 && !temp2) {
Priyanka Jain4a717412013-09-25 10:41:19 +0530421 outpdimm->all_dimms_registered = 1;
York Sund56624f2011-01-10 12:02:56 +0000422 } else if (!temp1 && temp2) {
Priyanka Jain4a717412013-09-25 10:41:19 +0530423 outpdimm->all_dimms_unbuffered = 1;
York Sund56624f2011-01-10 12:02:56 +0000424 } else {
Kumar Gala124b0822008-08-26 15:01:29 -0500425 printf("ERROR: Mix of registered buffered and unbuffered "
426 "DIMMs detected!\n");
427 }
428
yorkde879322010-07-02 22:25:55 +0000429 temp1 = 0;
Priyanka Jain4a717412013-09-25 10:41:19 +0530430 if (outpdimm->all_dimms_registered)
yorkde879322010-07-02 22:25:55 +0000431 for (j = 0; j < 16; j++) {
432 outpdimm->rcw[j] = dimm_params[0].rcw[j];
York Sun98df4d12012-10-08 07:44:23 +0000433 for (i = 1; i < number_of_dimms; i++) {
434 if (!dimm_params[i].n_ranks)
435 continue;
yorkde879322010-07-02 22:25:55 +0000436 if (dimm_params[i].rcw[j] != dimm_params[0].rcw[j]) {
York Sund56624f2011-01-10 12:02:56 +0000437 temp1 = 1;
yorkde879322010-07-02 22:25:55 +0000438 break;
439 }
York Sun98df4d12012-10-08 07:44:23 +0000440 }
yorkde879322010-07-02 22:25:55 +0000441 }
442
443 if (temp1 != 0)
444 printf("ERROR: Mix different RDIMM detected!\n");
445
York Sun2896cb72014-03-27 17:54:47 -0700446 /* calculate cas latency for all DDR types */
York Sun2c0b62d2015-01-06 13:18:50 -0800447 if (compute_cas_latency(ctrl_num, dimm_params,
448 outpdimm, number_of_dimms))
Dave Liu4be87b22009-03-14 12:48:30 +0800449 return 1;
Kumar Gala124b0822008-08-26 15:01:29 -0500450
451 /* Determine if all DIMMs ECC capable. */
452 temp1 = 1;
453 for (i = 0; i < number_of_dimms; i++) {
York Sunfbe65952011-03-17 11:18:10 -0700454 if (dimm_params[i].n_ranks &&
455 !(dimm_params[i].edc_config & EDC_ECC)) {
Kumar Gala124b0822008-08-26 15:01:29 -0500456 temp1 = 0;
457 break;
458 }
459 }
460 if (temp1) {
461 debug("all DIMMs ECC capable\n");
462 } else {
463 debug("Warning: not all DIMMs ECC capable, cant enable ECC\n");
464 }
Priyanka Jain4a717412013-09-25 10:41:19 +0530465 outpdimm->all_dimms_ecc_capable = temp1;
Kumar Gala124b0822008-08-26 15:01:29 -0500466
Kumar Gala124b0822008-08-26 15:01:29 -0500467 /*
468 * Compute additive latency.
469 *
470 * For DDR1, additive latency should be 0.
471 *
472 * For DDR2, with ODT enabled, use "a value" less than ACTTORW,
473 * which comes from Trcd, and also note that:
474 * add_lat + caslat must be >= 4
475 *
Dave Liu4be87b22009-03-14 12:48:30 +0800476 * For DDR3, we use the AL=0
Kumar Gala124b0822008-08-26 15:01:29 -0500477 *
478 * When to use additive latency for DDR2:
479 *
480 * I. Because you are using CL=3 and need to do ODT on writes and
481 * want functionality.
482 * 1. Are you going to use ODT? (Does your board not have
483 * additional termination circuitry for DQ, DQS, DQS_,
484 * DM, RDQS, RDQS_ for x4/x8 configs?)
485 * 2. If so, is your lowest supported CL going to be 3?
486 * 3. If so, then you must set AL=1 because
487 *
488 * WL >= 3 for ODT on writes
489 * RL = AL + CL
490 * WL = RL - 1
491 * ->
492 * WL = AL + CL - 1
493 * AL + CL - 1 >= 3
494 * AL + CL >= 4
495 * QED
496 *
497 * RL >= 3 for ODT on reads
498 * RL = AL + CL
499 *
500 * Since CL aren't usually less than 2, AL=0 is a minimum,
501 * so the WL-derived AL should be the -- FIXME?
502 *
503 * II. Because you are using auto-precharge globally and want to
504 * use additive latency (posted CAS) to get more bandwidth.
505 * 1. Are you going to use auto-precharge mode globally?
506 *
507 * Use addtivie latency and compute AL to be 1 cycle less than
508 * tRCD, i.e. the READ or WRITE command is in the cycle
509 * immediately following the ACTIVATE command..
510 *
511 * III. Because you feel like it or want to do some sort of
512 * degraded-performance experiment.
513 * 1. Do you just want to use additive latency because you feel
514 * like it?
515 *
516 * Validation: AL is less than tRCD, and within the other
517 * read-to-precharge constraints.
518 */
519
520 additive_latency = 0;
521
York Sunf0626592013-09-30 09:22:09 -0700522#if defined(CONFIG_SYS_FSL_DDR2)
York Sun2896cb72014-03-27 17:54:47 -0700523 if ((outpdimm->lowest_common_spd_caslat < 4) &&
York Sun2c0b62d2015-01-06 13:18:50 -0800524 (picos_to_mclk(ctrl_num, trcd_ps) >
525 outpdimm->lowest_common_spd_caslat)) {
526 additive_latency = picos_to_mclk(ctrl_num, trcd_ps) -
York Sun2896cb72014-03-27 17:54:47 -0700527 outpdimm->lowest_common_spd_caslat;
York Sun2c0b62d2015-01-06 13:18:50 -0800528 if (mclk_to_picos(ctrl_num, additive_latency) > trcd_ps) {
529 additive_latency = picos_to_mclk(ctrl_num, trcd_ps);
Kumar Gala124b0822008-08-26 15:01:29 -0500530 debug("setting additive_latency to %u because it was "
531 " greater than tRCD_ps\n", additive_latency);
532 }
533 }
Kumar Gala124b0822008-08-26 15:01:29 -0500534#endif
535
536 /*
537 * Validate additive latency
Kumar Gala124b0822008-08-26 15:01:29 -0500538 *
539 * AL <= tRCD(min)
540 */
York Sun2c0b62d2015-01-06 13:18:50 -0800541 if (mclk_to_picos(ctrl_num, additive_latency) > trcd_ps) {
Kumar Gala124b0822008-08-26 15:01:29 -0500542 printf("Error: invalid additive latency exceeds tRCD(min).\n");
543 return 1;
544 }
545
546 /*
547 * RL = CL + AL; RL >= 3 for ODT_RD_CFG to be enabled
548 * WL = RL - 1; WL >= 3 for ODT_WL_CFG to be enabled
549 * ADD_LAT (the register) must be set to a value less
550 * than ACTTORW if WL = 1, then AL must be set to 1
551 * RD_TO_PRE (the register) must be set to a minimum
552 * tRTP + AL if AL is nonzero
553 */
554
555 /*
556 * Additive latency will be applied only if the memctl option to
557 * use it.
558 */
559 outpdimm->additive_latency = additive_latency;
560
Priyanka Jain4a717412013-09-25 10:41:19 +0530561 debug("tCKmin_ps = %u\n", outpdimm->tckmin_x_ps);
562 debug("trcd_ps = %u\n", outpdimm->trcd_ps);
563 debug("trp_ps = %u\n", outpdimm->trp_ps);
564 debug("tras_ps = %u\n", outpdimm->tras_ps);
York Sun2896cb72014-03-27 17:54:47 -0700565#ifdef CONFIG_SYS_FSL_DDR4
566 debug("trfc1_ps = %u\n", trfc1_ps);
567 debug("trfc2_ps = %u\n", trfc2_ps);
568 debug("trfc4_ps = %u\n", trfc4_ps);
569 debug("trrds_ps = %u\n", trrds_ps);
570 debug("trrdl_ps = %u\n", trrdl_ps);
571 debug("tccdl_ps = %u\n", tccdl_ps);
572#else
Priyanka Jain4a717412013-09-25 10:41:19 +0530573 debug("twtr_ps = %u\n", outpdimm->twtr_ps);
574 debug("trfc_ps = %u\n", outpdimm->trfc_ps);
575 debug("trrd_ps = %u\n", outpdimm->trrd_ps);
York Sun2896cb72014-03-27 17:54:47 -0700576#endif
577 debug("twr_ps = %u\n", outpdimm->twr_ps);
Priyanka Jain4a717412013-09-25 10:41:19 +0530578 debug("trc_ps = %u\n", outpdimm->trc_ps);
York Suncd077cf2012-08-17 08:22:40 +0000579
Kumar Gala124b0822008-08-26 15:01:29 -0500580 return 0;
581}