blob: 0a19f24eff6316104ddcf0cbf23f1f41711505dd [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008
Pavel Machek5e2d70a2014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5e2d70a2014-09-08 14:08:45 +020012/*
13 * High level configuration
14 */
Marek Vasut7d6dc602014-12-30 21:29:35 +010015#define CONFIG_DISPLAY_BOARDINFO_LATE
Pavel Machek5e2d70a2014-09-08 14:08:45 +020016#define CONFIG_CLOCKS
17
Pavel Machek5e2d70a2014-09-08 14:08:45 +020018#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
19
20#define CONFIG_TIMESTAMP /* Print image info with timestamp */
21
Marek Vasut621ea082016-02-11 13:59:46 +010022/* add target to build it automatically upon "make" */
23#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
24
Pavel Machek5e2d70a2014-09-08 14:08:45 +020025/*
26 * Memory configurations
27 */
28#define CONFIG_NR_DRAM_BANKS 1
29#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010030#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020031#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
32#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080033#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020034#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020035#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan10b69642017-04-26 02:44:46 +080036#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
37#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
38#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
39#endif
Marek Vasutffb8e7f2015-07-12 15:23:28 +020040#define CONFIG_SYS_INIT_SP_OFFSET \
41 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
42#define CONFIG_SYS_INIT_SP_ADDR \
43 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020044
45#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5e2d70a2014-09-08 14:08:45 +020046
47/*
48 * U-Boot general configurations
49 */
50#define CONFIG_SYS_LONGHELP
51#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020052 /* Print buffer size */
53#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
54#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
55 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020056#define CONFIG_AUTO_COMPLETE /* Command auto complete */
57#define CONFIG_CMDLINE_EDITING /* Command history etc */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020058
Marek Vasut4a065842015-12-05 20:08:21 +010059#ifndef CONFIG_SYS_HOSTNAME
60#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
61#endif
62
Pavel Machek5e2d70a2014-09-08 14:08:45 +020063/*
64 * Cache
65 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020066#define CONFIG_SYS_L2_PL310
67#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
68
69/*
Marek Vasutccc5c242014-09-27 01:18:29 +020070 * EPCS/EPCQx1 Serial Flash Controller
71 */
72#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020073#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020074/*
75 * The base address is configurable in QSys, each board must specify the
76 * base address based on it's particular FPGA configuration. Please note
77 * that the address here is incremented by 0x400 from the Base address
78 * selected in QSys, since the SPI registers are at offset +0x400.
79 * #define CONFIG_SYS_SPI_BASE 0xff240400
80 */
81#endif
82
83/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020084 * Ethernet on SoC (EMAC)
85 */
86#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020087#define CONFIG_DW_ALTDESCRIPTOR
88#define CONFIG_MII
Pavel Machek5e2d70a2014-09-08 14:08:45 +020089#endif
90
91/*
92 * FPGA Driver
93 */
94#ifdef CONFIG_CMD_FPGA
Pavel Machek5e2d70a2014-09-08 14:08:45 +020095#define CONFIG_FPGA_COUNT 1
96#endif
Tien Fong Cheec5b16e12017-07-26 13:05:44 +080097
Pavel Machek5e2d70a2014-09-08 14:08:45 +020098/*
99 * L4 OSC1 Timer 0
100 */
101/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
102#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
103#define CONFIG_SYS_TIMER_COUNTS_DOWN
104#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
105#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
106#define CONFIG_SYS_TIMER_RATE 2400000
107#else
108#define CONFIG_SYS_TIMER_RATE 25000000
109#endif
110
111/*
112 * L4 Watchdog
113 */
114#ifdef CONFIG_HW_WATCHDOG
115#define CONFIG_DESIGNWARE_WATCHDOG
116#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
117#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenko3c08d312017-07-05 20:44:08 +0300118#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200119#endif
120
121/*
122 * MMC Driver
123 */
124#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200125#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200126/* FIXME */
127/* using smaller max blk cnt to avoid flooding the limited stack we have */
128#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
129#endif
130
Stefan Roese9a468c02014-11-07 12:37:52 +0100131/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100132 * NAND Support
133 */
134#ifdef CONFIG_NAND_DENALI
135#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasut7e442d92015-12-20 04:00:46 +0100136#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasut7e442d92015-12-20 04:00:46 +0100137#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
138#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasut7e442d92015-12-20 04:00:46 +0100139#endif
140
141/*
Stefan Roese623a5412014-10-30 09:33:13 +0100142 * I2C support
143 */
144#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100145#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
146#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
147#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
148#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
149/* Using standard mode which the speed up to 100Kb/s */
150#define CONFIG_SYS_I2C_SPEED 100000
151#define CONFIG_SYS_I2C_SPEED1 100000
152#define CONFIG_SYS_I2C_SPEED2 100000
153#define CONFIG_SYS_I2C_SPEED3 100000
154/* Address of device when used as slave */
155#define CONFIG_SYS_I2C_SLAVE 0x02
156#define CONFIG_SYS_I2C_SLAVE1 0x02
157#define CONFIG_SYS_I2C_SLAVE2 0x02
158#define CONFIG_SYS_I2C_SLAVE3 0x02
159#ifndef __ASSEMBLY__
160/* Clock supplied to I2C controller in unit of MHz */
161unsigned int cm_get_l4_sp_clk_hz(void);
162#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
163#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200164
165/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100166 * QSPI support
167 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100168/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200169#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100170#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200171#define CONFIG_MTD_DEVICE
172#define CONFIG_MTD_PARTITIONS
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200173#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100174/* QSPI reference clock */
175#ifndef __ASSEMBLY__
176unsigned int cm_get_qspi_controller_clk_hz(void);
177#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
178#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100179
Marek Vasutcabc3b42015-08-19 23:23:53 +0200180/*
181 * Designware SPI support
182 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100183
Stefan Roese9a468c02014-11-07 12:37:52 +0100184/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200185 * Serial Driver
186 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200187#define CONFIG_SYS_NS16550_SERIAL
188#define CONFIG_SYS_NS16550_REG_SIZE -4
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200189#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
190#define CONFIG_SYS_NS16550_CLK 1000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800191#elif defined(CONFIG_TARGET_SOCFPGA_GEN5)
192#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200193#define CONFIG_SYS_NS16550_CLK 100000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800194#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
195#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART1_ADDRESS
196#define CONFIG_SYS_NS16550_CLK 50000000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200197#endif
198#define CONFIG_CONS_INDEX 1
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200199
200/*
Marek Vasut9f193122014-10-24 23:34:25 +0200201 * USB
202 */
Marek Vasut9f193122014-10-24 23:34:25 +0200203
204/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100205 * USB Gadget (DFU, UMS)
206 */
207#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut4bd64e82016-10-29 21:15:56 +0200208#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100209#define DFU_DEFAULT_POLL_TIMEOUT 300
210
211/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300212#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
213#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100214#endif
215
216/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200217 * U-Boot environment
218 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100219#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700220#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roesec0c00982016-03-03 16:57:38 +0100221#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200222
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800223/* Environment for SDMMC boot */
224#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700225#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
226#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800227#endif
228
Chin Liang See713e5b12016-02-24 16:50:22 +0800229/* Environment for QSPI boot */
230#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
231#define CONFIG_ENV_OFFSET 0x00100000
232#define CONFIG_ENV_SECT_SIZE (64 * 1024)
233#endif
234
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200235/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800236 * mtd partitioning for serial NOR flash
237 *
238 * device nor0 <ff705000.spi.0>, # parts = 6
239 * #: name size offset mask_flags
240 * 0: u-boot 0x00100000 0x00000000 0
241 * 1: env1 0x00040000 0x00100000 0
242 * 2: env2 0x00040000 0x00140000 0
243 * 3: UBI 0x03e80000 0x00180000 0
244 * 4: boot 0x00e80000 0x00180000 0
245 * 5: rootfs 0x01000000 0x01000000 0
246 *
247 */
Chin Liang See6f02ac42015-12-21 23:01:51 +0800248
249/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200250 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200251 *
252 * SRAM Memory layout:
253 *
254 * 0xFFFF_0000 ...... Start of SRAM
255 * 0xFFFF_xxxx ...... Top of stack (grows down)
256 * 0xFFFF_yyyy ...... Malloc area
257 * 0xFFFF_zzzz ...... Global Data
258 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200259 */
Marek Vasutea0123c2014-10-16 12:25:40 +0200260#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan10b69642017-04-26 02:44:46 +0800261#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200262
Marek Vasut1029caf2015-07-10 00:04:23 +0200263/* SPL SDMMC boot support */
264#ifdef CONFIG_SPL_MMC_SUPPORT
265#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasut1029caf2015-07-10 00:04:23 +0200266#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700267#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
268#endif
269#else
270#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
271#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200272#endif
273#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200274
Marek Vasutcadf2f92015-07-21 07:50:03 +0200275/* SPL QSPI boot support */
276#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200277#define CONFIG_SPL_SPI_LOAD
278#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
279#endif
280
Marek Vasut7e442d92015-12-20 04:00:46 +0100281/* SPL NAND boot support */
282#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasut7e442d92015-12-20 04:00:46 +0100283#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
284#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
285#endif
286
Dinh Nguyen757774a2015-03-30 17:01:12 -0500287/*
288 * Stack setup
289 */
290#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
291
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700292/* Extra Environment */
293#ifndef CONFIG_SPL_BUILD
294#include <config_distro_defaults.h>
295
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100296#ifdef CONFIG_CMD_DHCP
297#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
298#else
299#define BOOT_TARGET_DEVICES_DHCP(func)
300#endif
301
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700302#ifdef CONFIG_CMD_PXE
303#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
304#else
305#define BOOT_TARGET_DEVICES_PXE(func)
306#endif
307
308#ifdef CONFIG_CMD_MMC
309#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
310#else
311#define BOOT_TARGET_DEVICES_MMC(func)
312#endif
313
314#define BOOT_TARGET_DEVICES(func) \
315 BOOT_TARGET_DEVICES_MMC(func) \
316 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100317 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700318
319#include <config_distro_bootcmd.h>
320
321#ifndef CONFIG_EXTRA_ENV_SETTINGS
322#define CONFIG_EXTRA_ENV_SETTINGS \
323 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
324 "bootm_size=0xa000000\0" \
325 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
326 "fdt_addr_r=0x02000000\0" \
327 "scriptaddr=0x02100000\0" \
328 "pxefile_addr_r=0x02200000\0" \
329 "ramdisk_addr_r=0x02300000\0" \
330 BOOTENV
331
332#endif
333#endif
334
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600335#endif /* __CONFIG_SOCFPGA_COMMON_H__ */