blob: 787de6d7ad007e18b425b9b3ce3e1b80fa7b91ad [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08004 */
5
6#include <common.h>
7#include <i2c.h>
8#include <hwconfig.h>
9#include <asm/mmu.h>
10#include <fsl_ddr_sdram.h>
11#include <fsl_ddr_dimm_params.h>
12#include <asm/fsl_law.h>
13#include "ddr.h"
14
15DECLARE_GLOBAL_DATA_PTR;
16
17void fsl_ddr_board_options(memctl_options_t *popts,
18 dimm_params_t *pdimm,
19 unsigned int ctrl_num)
20{
21 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
22 ulong ddr_freq;
23
24 if (ctrl_num > 2) {
25 printf("Not supported controller number %d\n", ctrl_num);
26 return;
27 }
28 if (!pdimm->n_ranks)
29 return;
30
31 /*
32 * we use identical timing for all slots. If needed, change the code
33 * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
34 */
35 if (popts->registered_dimm_en)
36 pbsp = rdimms[0];
37 else
38 pbsp = udimms[0];
39
40
41 /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
42 * freqency and n_banks specified in board_specific_parameters table.
43 */
44 ddr_freq = get_ddr_freq(0) / 1000000;
45 while (pbsp->datarate_mhz_high) {
46 if (pbsp->n_ranks == pdimm->n_ranks &&
47 (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
48 if (ddr_freq <= pbsp->datarate_mhz_high) {
49 popts->clk_adjust = pbsp->clk_adjust;
50 popts->wrlvl_start = pbsp->wrlvl_start;
51 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
52 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
53 goto found;
54 }
55 pbsp_highest = pbsp;
56 }
57 pbsp++;
58 }
59
60 if (pbsp_highest) {
61 printf("Error: board specific timing not found for data\n"
62 "rate %lu MT/s\n"
63 "Trying to use the highest speed (%u) parameters\n",
64 ddr_freq, pbsp_highest->datarate_mhz_high);
65 popts->clk_adjust = pbsp_highest->clk_adjust;
66 popts->wrlvl_start = pbsp_highest->wrlvl_start;
67 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
68 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
69 } else {
70 panic("DIMM is not supported by this board");
71 }
72found:
73 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
74 "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x,\n"
75 "wrlvl_ctrl_3 0x%x\n",
76 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
77 pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
78 pbsp->wrlvl_ctl_3);
79
80 /*
81 * Factors to consider for half-strength driver enable:
82 * - number of DIMMs installed
83 */
84 popts->half_strength_driver_enable = 0;
85 /*
86 * Write leveling override
87 */
88 popts->wrlvl_override = 1;
89 popts->wrlvl_sample = 0xf;
90
91 /*
92 * Rtt and Rtt_WR override
93 */
94 popts->rtt_override = 0;
95
96 /* Enable ZQ calibration */
97 popts->zq_en = 1;
98
99 /* DHC_EN =1, ODT = 75 Ohm */
100 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
101 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
Shengzhou Liu29a53012016-11-15 17:15:21 +0800102
103 /* optimize cpo for erratum A-009942 */
104 popts->cpo_sample = 0x64;
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800105}
106
Simon Glassd35f3382017-04-06 12:47:05 -0600107int dram_init(void)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800108{
109 phys_size_t dram_size;
110
111 puts("Initializing....using SPD\n");
112
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800113#if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800114 dram_size = fsl_ddr_sdram();
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800115#else
116 /* DDR has been initialised by first stage boot loader */
117 dram_size = fsl_ddr_sdram_size();
118#endif
Shengzhou Liu0246ade2016-05-31 15:39:06 +0800119 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
120 dram_size *= 0x100000;
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800121
Simon Glass39f90ba2017-03-31 08:40:25 -0600122 gd->ram_size = dram_size;
123
124 return 0;
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800125}