Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 2 | /* |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 3 | * (C) Copyright 2006-2010 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 4 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * mpc8349emds board configuration file |
| 9 | * |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | */ |
| 18 | #define CONFIG_E300 1 /* E300 Family */ |
Peter Tyser | 72f2d39 | 2009-05-22 17:23:25 -0500 | [diff] [blame] | 19 | #define CONFIG_MPC834x 1 /* MPC834x family */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 20 | #define CONFIG_MPC8349 1 /* MPC8349 specific */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 21 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 22 | #define CONFIG_PCI_66M |
| 23 | #ifdef CONFIG_PCI_66M |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 24 | #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ |
| 25 | #else |
| 26 | #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ |
| 27 | #endif |
| 28 | |
Ira W. Snyder | 4adfd02 | 2008-08-22 11:00:15 -0700 | [diff] [blame] | 29 | #ifdef CONFIG_PCISLAVE |
Ira W. Snyder | 4adfd02 | 2008-08-22 11:00:15 -0700 | [diff] [blame] | 30 | #define CONFIG_83XX_PCICLK 66666666 /* in Hz */ |
| 31 | #endif /* CONFIG_PCISLAVE */ |
| 32 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 33 | #ifndef CONFIG_SYS_CLK_FREQ |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 34 | #ifdef CONFIG_PCI_66M |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 35 | #define CONFIG_SYS_CLK_FREQ 66000000 |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 36 | #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 37 | #else |
| 38 | #define CONFIG_SYS_CLK_FREQ 33000000 |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 39 | #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 40 | #endif |
| 41 | #endif |
| 42 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 43 | #define CONFIG_SYS_IMMR 0xE0000000 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 44 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 45 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 46 | #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ |
| 47 | #define CONFIG_SYS_MEMTEST_END 0x00100000 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 48 | |
| 49 | /* |
| 50 | * DDR Setup |
| 51 | */ |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 52 | #define CONFIG_DDR_ECC /* support DDR ECC function */ |
Marian Balakowicz | 52ee4bd | 2006-03-16 15:19:35 +0100 | [diff] [blame] | 53 | #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 54 | #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ |
| 55 | |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 56 | /* |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 57 | * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver |
| 58 | * unselect it to use old spd_sdram.c |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 59 | */ |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 60 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
| 61 | #define SPD_EEPROM_ADDRESS1 0x52 |
| 62 | #define SPD_EEPROM_ADDRESS2 0x51 |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 63 | #define CONFIG_DIMM_SLOTS_PER_CTLR 2 |
| 64 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 65 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER |
| 66 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 67 | |
| 68 | /* |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 69 | * 32-bit data path mode. |
Wolfgang Denk | ebd3deb | 2006-04-16 10:51:58 +0200 | [diff] [blame] | 70 | * |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 71 | * Please note that using this mode for devices with the real density of 64-bit |
| 72 | * effectively reduces the amount of available memory due to the effect of |
| 73 | * wrapping around while translating address to row/columns, for example in the |
| 74 | * 256MB module the upper 128MB get aliased with contents of the lower |
| 75 | * 128MB); normally this define should be used for devices with real 32-bit |
Wolfgang Denk | ebd3deb | 2006-04-16 10:51:58 +0200 | [diff] [blame] | 76 | * data path. |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 77 | */ |
| 78 | #undef CONFIG_DDR_32BIT |
| 79 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 80 | #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ |
| 81 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 82 | #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 83 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ |
| 84 | | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 85 | #undef CONFIG_DDR_2T_TIMING |
| 86 | |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 87 | /* |
| 88 | * DDRCDR - DDR Control Driver Register |
| 89 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 91 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 92 | #if defined(CONFIG_SPD_EEPROM) |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 93 | /* |
| 94 | * Determine DDR configuration from I2C interface. |
| 95 | */ |
| 96 | #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ |
| 97 | #else |
| 98 | /* |
| 99 | * Manually set up DDR parameters |
| 100 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 101 | #define CONFIG_SYS_DDR_SIZE 256 /* MB */ |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 102 | #if defined(CONFIG_DDR_II) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 103 | #define CONFIG_SYS_DDRCDR 0x80080001 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 104 | #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 105 | #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 106 | #define CONFIG_SYS_DDR_TIMING_0 0x00220802 |
| 107 | #define CONFIG_SYS_DDR_TIMING_1 0x38357322 |
| 108 | #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 |
| 109 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
| 110 | #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_DDR_MODE 0x47d00432 |
| 112 | #define CONFIG_SYS_DDR_MODE2 0x8000c000 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 113 | #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 |
| 115 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 116 | #else |
Joe Hershberger | 5ade390 | 2011-10-11 23:57:31 -0500 | [diff] [blame] | 117 | #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 118 | | CSCONFIG_ROW_BIT_13 \ |
| 119 | | CSCONFIG_COL_BIT_10) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_DDR_TIMING_1 0x36332321 |
| 121 | #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 122 | #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 124 | |
| 125 | #if defined(CONFIG_DDR_32BIT) |
| 126 | /* set burst length to 8 for 32-bit data path */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 127 | /* DLL,normal,seq,4/2.5, 8 burst len */ |
| 128 | #define CONFIG_SYS_DDR_MODE 0x00000023 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 129 | #else |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 130 | /* the default burst length is 4 - for 64-bit data path */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 131 | /* DLL,normal,seq,4/2.5, 4 burst len */ |
| 132 | #define CONFIG_SYS_DDR_MODE 0x00000022 |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 133 | #endif |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 134 | #endif |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 135 | #endif |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 136 | |
| 137 | /* |
| 138 | * SDRAM on the Local Bus |
| 139 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 140 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ |
| 141 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 142 | |
| 143 | /* |
| 144 | * FLASH on the Local Bus |
| 145 | */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 146 | #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ |
| 147 | #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 149 | #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ |
| 150 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 152 | |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 153 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ |
| 154 | | BR_PS_16 /* 16 bit port */ \ |
| 155 | | BR_MS_GPCM /* MSEL = GPCM */ \ |
| 156 | | BR_V) /* valid */ |
| 157 | #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 158 | | OR_UPM_XAM \ |
| 159 | | OR_GPCM_CSNT \ |
| 160 | | OR_GPCM_ACS_DIV2 \ |
| 161 | | OR_GPCM_XACS \ |
| 162 | | OR_GPCM_SCY_15 \ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 163 | | OR_GPCM_TRLX_SET \ |
| 164 | | OR_GPCM_EHTR_SET \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 165 | | OR_GPCM_EAD) |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 166 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 167 | /* window base at flash base */ |
| 168 | #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 169 | #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 170 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 171 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 172 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 173 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 175 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 176 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 177 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 178 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 179 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 181 | #define CONFIG_SYS_RAMBOOT |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 182 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #undef CONFIG_SYS_RAMBOOT |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 184 | #endif |
| 185 | |
| 186 | /* |
| 187 | * BCSR register on local bus 32KB, 8-bit wide for MDS config reg |
| 188 | */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 189 | #define CONFIG_SYS_BCSR 0xE2400000 |
| 190 | /* Access window base at BCSR base */ |
| 191 | #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 192 | #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) |
| 193 | #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ |
| 194 | | BR_PS_8 \ |
| 195 | | BR_MS_GPCM \ |
| 196 | | BR_V) |
| 197 | /* 0x00000801 */ |
| 198 | #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ |
| 199 | | OR_GPCM_XAM \ |
| 200 | | OR_GPCM_CSNT \ |
| 201 | | OR_GPCM_SCY_15 \ |
| 202 | | OR_GPCM_TRLX_CLEAR \ |
| 203 | | OR_GPCM_EHTR_CLEAR) |
| 204 | /* 0xFFFFE8F0 */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 205 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 207 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ |
| 208 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 209 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 210 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 211 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 213 | |
Kevin Hao | 349a015 | 2016-07-08 11:25:14 +0800 | [diff] [blame] | 214 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
Kim Phillips | 831d2f6 | 2012-06-30 18:29:20 -0500 | [diff] [blame] | 215 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 216 | |
| 217 | /* |
| 218 | * Local Bus LCRR and LBCR regs |
| 219 | * LCRR: DLL bypass, Clock divider is 4 |
| 220 | * External Local Bus rate is |
| 221 | * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV |
| 222 | */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 223 | #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP |
| 224 | #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 225 | #define CONFIG_SYS_LBC_LBCR 0x00000000 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 226 | |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 227 | /* |
| 228 | * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 229 | * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 230 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 231 | #undef CONFIG_SYS_LB_SDRAM |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 232 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #ifdef CONFIG_SYS_LB_SDRAM |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 234 | /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ |
| 235 | /* |
| 236 | * Base Register 2 and Option Register 2 configure SDRAM. |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 237 | * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 238 | * |
| 239 | * For BR2, need: |
| 240 | * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 |
| 241 | * port-size = 32-bits = BR2[19:20] = 11 |
| 242 | * no parity checking = BR2[21:22] = 00 |
| 243 | * SDRAM for MSEL = BR2[24:26] = 011 |
| 244 | * Valid = BR[31] = 1 |
| 245 | * |
| 246 | * 0 4 8 12 16 20 24 28 |
| 247 | * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 248 | */ |
| 249 | |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 250 | #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \ |
| 251 | | BR_PS_32 /* 32-bit port */ \ |
| 252 | | BR_MS_SDRAM /* MSEL = SDRAM */ \ |
| 253 | | BR_V) /* Valid */ |
| 254 | /* 0xF0001861 */ |
| 255 | #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE |
| 256 | #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 257 | |
| 258 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 259 | * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 260 | * |
| 261 | * For OR2, need: |
| 262 | * 64MB mask for AM, OR2[0:7] = 1111 1100 |
| 263 | * XAM, OR2[17:18] = 11 |
| 264 | * 9 columns OR2[19-21] = 010 |
| 265 | * 13 rows OR2[23-25] = 100 |
| 266 | * EAD set for extra time OR[31] = 1 |
| 267 | * |
| 268 | * 0 4 8 12 16 20 24 28 |
| 269 | * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 |
| 270 | */ |
| 271 | |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 272 | #define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \ |
| 273 | | OR_SDRAM_XAM \ |
| 274 | | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \ |
| 275 | | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \ |
| 276 | | OR_SDRAM_EAD) |
| 277 | /* 0xFC006901 */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 278 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 279 | /* LB sdram refresh timer, about 6us */ |
| 280 | #define CONFIG_SYS_LBC_LSRT 0x32000000 |
| 281 | /* LB refresh timer prescal, 266MHz/32 */ |
| 282 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 283 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 284 | #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \ |
Kumar Gala | ac05b5e | 2009-03-26 01:34:39 -0500 | [diff] [blame] | 285 | | LSDMR_BSMA1516 \ |
| 286 | | LSDMR_RFCR8 \ |
| 287 | | LSDMR_PRETOACT6 \ |
| 288 | | LSDMR_ACTTORW3 \ |
| 289 | | LSDMR_BL8 \ |
| 290 | | LSDMR_WRC3 \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 291 | | LSDMR_CL3) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 292 | |
| 293 | /* |
| 294 | * SDRAM Controller configuration sequence. |
| 295 | */ |
Kumar Gala | ac05b5e | 2009-03-26 01:34:39 -0500 | [diff] [blame] | 296 | #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) |
| 297 | #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) |
| 298 | #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) |
| 299 | #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) |
| 300 | #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 301 | #endif |
| 302 | |
| 303 | /* |
| 304 | * Serial Port |
| 305 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 306 | #define CONFIG_SYS_NS16550_SERIAL |
| 307 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 308 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 309 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 310 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 311 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 312 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 313 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 314 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 315 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 316 | /* I2C */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 317 | #define CONFIG_SYS_I2C |
| 318 | #define CONFIG_SYS_I2C_FSL |
| 319 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 320 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 321 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 322 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 |
| 323 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
| 324 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 |
| 325 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 326 | |
Ben Warren | 81362c1 | 2008-01-16 22:37:42 -0500 | [diff] [blame] | 327 | /* SPI */ |
Ben Warren | 81362c1 | 2008-01-16 22:37:42 -0500 | [diff] [blame] | 328 | #undef CONFIG_SOFT_SPI /* SPI bit-banged */ |
Ben Warren | 81362c1 | 2008-01-16 22:37:42 -0500 | [diff] [blame] | 329 | |
| 330 | /* GPIOs. Used as SPI chip selects */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 331 | #define CONFIG_SYS_GPIO1_PRELIM |
| 332 | #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ |
| 333 | #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ |
Ben Warren | 81362c1 | 2008-01-16 22:37:42 -0500 | [diff] [blame] | 334 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 335 | /* TSEC */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 336 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 337 | #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 338 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 339 | #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 340 | |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 341 | /* USB */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 342 | #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 343 | |
| 344 | /* |
| 345 | * General PCI |
| 346 | * Addresses are mapped 1-1. |
| 347 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 348 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 349 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 350 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ |
| 351 | #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 |
| 352 | #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE |
| 353 | #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 354 | #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 |
| 355 | #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 |
| 356 | #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 357 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 358 | #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 |
| 359 | #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE |
| 360 | #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ |
| 361 | #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 |
| 362 | #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE |
| 363 | #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 364 | #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 |
| 365 | #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 |
| 366 | #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 367 | |
| 368 | #if defined(CONFIG_PCI) |
| 369 | |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 370 | #define PCI_ONE_PCI1 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 371 | #if defined(PCI_64BIT) |
| 372 | #undef PCI_ALL_PCI1 |
| 373 | #undef PCI_TWO_PCI1 |
| 374 | #undef PCI_ONE_PCI1 |
| 375 | #endif |
| 376 | |
Ira W. Snyder | 0da3a3d | 2008-08-22 11:00:13 -0700 | [diff] [blame] | 377 | #define CONFIG_83XX_PCI_STREAMING |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 378 | |
| 379 | #undef CONFIG_EEPRO100 |
| 380 | #undef CONFIG_TULIP |
| 381 | |
| 382 | #if !defined(CONFIG_PCI_PNP) |
| 383 | #define PCI_ENET0_IOADDR 0xFIXME |
| 384 | #define PCI_ENET0_MEMADDR 0xFIXME |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 385 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 386 | #endif |
| 387 | |
| 388 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 389 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 390 | |
| 391 | #endif /* CONFIG_PCI */ |
| 392 | |
| 393 | /* |
| 394 | * TSEC configuration |
| 395 | */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 396 | |
| 397 | #if defined(CONFIG_TSEC_ENET) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 398 | |
| 399 | #define CONFIG_GMII 1 /* MII PHY management */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 400 | #define CONFIG_TSEC1 1 |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 401 | #define CONFIG_TSEC1_NAME "TSEC0" |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 402 | #define CONFIG_TSEC2 1 |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 403 | #define CONFIG_TSEC2_NAME "TSEC1" |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 404 | #define TSEC1_PHY_ADDR 0 |
| 405 | #define TSEC2_PHY_ADDR 1 |
| 406 | #define TSEC1_PHYIDX 0 |
| 407 | #define TSEC2_PHYIDX 0 |
Andy Fleming | 09b88df | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 408 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 409 | #define TSEC2_FLAGS TSEC_GIGABIT |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 410 | |
| 411 | /* Options are: TSEC[0-1] */ |
| 412 | #define CONFIG_ETHPRIME "TSEC0" |
| 413 | |
| 414 | #endif /* CONFIG_TSEC_ENET */ |
| 415 | |
| 416 | /* |
| 417 | * Configure on-board RTC |
| 418 | */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 419 | #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ |
| 420 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 421 | |
| 422 | /* |
| 423 | * Environment |
| 424 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 425 | #ifndef CONFIG_SYS_RAMBOOT |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 426 | #define CONFIG_ENV_ADDR \ |
| 427 | (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 428 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ |
| 429 | #define CONFIG_ENV_SIZE 0x2000 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 430 | |
| 431 | /* Address and size of Redundant Environment Sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 432 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) |
| 433 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 434 | |
| 435 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 436 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 437 | #define CONFIG_ENV_SIZE 0x2000 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 438 | #endif |
| 439 | |
| 440 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 441 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 442 | |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 443 | /* |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 444 | * BOOTP options |
| 445 | */ |
| 446 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 447 | |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 448 | /* |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 449 | * Command line configuration. |
| 450 | */ |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 451 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 452 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 453 | |
| 454 | /* |
| 455 | * Miscellaneous configurable options |
| 456 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 457 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 458 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 459 | /* |
| 460 | * For booting Linux, the board info and command line data |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 461 | * have to be in the first 256 MB of memory, since this is |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 462 | * the maximum mapped by the Linux kernel during initialization. |
| 463 | */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 464 | /* Initial Memory map for Linux*/ |
| 465 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) |
Kevin Hao | 9c74796 | 2016-07-08 11:25:15 +0800 | [diff] [blame] | 466 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 467 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 468 | #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 469 | |
| 470 | #if 1 /*528/264*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 471 | #define CONFIG_SYS_HRCW_LOW (\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 472 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 473 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 474 | HRCWL_CSB_TO_CLKIN |\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 475 | HRCWL_VCO_1X2 |\ |
| 476 | HRCWL_CORE_TO_CSB_2X1) |
| 477 | #elif 0 /*396/132*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 478 | #define CONFIG_SYS_HRCW_LOW (\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 479 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 480 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 481 | HRCWL_CSB_TO_CLKIN |\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 482 | HRCWL_VCO_1X4 |\ |
| 483 | HRCWL_CORE_TO_CSB_3X1) |
| 484 | #elif 0 /*264/132*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 485 | #define CONFIG_SYS_HRCW_LOW (\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 486 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 487 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 488 | HRCWL_CSB_TO_CLKIN |\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 489 | HRCWL_VCO_1X4 |\ |
| 490 | HRCWL_CORE_TO_CSB_2X1) |
| 491 | #elif 0 /*132/132*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 492 | #define CONFIG_SYS_HRCW_LOW (\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 493 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 494 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 495 | HRCWL_CSB_TO_CLKIN |\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 496 | HRCWL_VCO_1X4 |\ |
| 497 | HRCWL_CORE_TO_CSB_1X1) |
| 498 | #elif 0 /*264/264 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 499 | #define CONFIG_SYS_HRCW_LOW (\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 500 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 501 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 502 | HRCWL_CSB_TO_CLKIN |\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 503 | HRCWL_VCO_1X4 |\ |
| 504 | HRCWL_CORE_TO_CSB_1X1) |
| 505 | #endif |
| 506 | |
Ira W. Snyder | 4adfd02 | 2008-08-22 11:00:15 -0700 | [diff] [blame] | 507 | #ifdef CONFIG_PCISLAVE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 508 | #define CONFIG_SYS_HRCW_HIGH (\ |
Ira W. Snyder | 4adfd02 | 2008-08-22 11:00:15 -0700 | [diff] [blame] | 509 | HRCWH_PCI_AGENT |\ |
| 510 | HRCWH_64_BIT_PCI |\ |
| 511 | HRCWH_PCI1_ARBITER_DISABLE |\ |
| 512 | HRCWH_PCI2_ARBITER_DISABLE |\ |
| 513 | HRCWH_CORE_ENABLE |\ |
| 514 | HRCWH_FROM_0X00000100 |\ |
| 515 | HRCWH_BOOTSEQ_DISABLE |\ |
| 516 | HRCWH_SW_WATCHDOG_DISABLE |\ |
| 517 | HRCWH_ROM_LOC_LOCAL_16BIT |\ |
| 518 | HRCWH_TSEC1M_IN_GMII |\ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 519 | HRCWH_TSEC2M_IN_GMII) |
Ira W. Snyder | 4adfd02 | 2008-08-22 11:00:15 -0700 | [diff] [blame] | 520 | #else |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 521 | #if defined(PCI_64BIT) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 522 | #define CONFIG_SYS_HRCW_HIGH (\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 523 | HRCWH_PCI_HOST |\ |
| 524 | HRCWH_64_BIT_PCI |\ |
| 525 | HRCWH_PCI1_ARBITER_ENABLE |\ |
| 526 | HRCWH_PCI2_ARBITER_DISABLE |\ |
| 527 | HRCWH_CORE_ENABLE |\ |
| 528 | HRCWH_FROM_0X00000100 |\ |
| 529 | HRCWH_BOOTSEQ_DISABLE |\ |
| 530 | HRCWH_SW_WATCHDOG_DISABLE |\ |
| 531 | HRCWH_ROM_LOC_LOCAL_16BIT |\ |
| 532 | HRCWH_TSEC1M_IN_GMII |\ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 533 | HRCWH_TSEC2M_IN_GMII) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 534 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 535 | #define CONFIG_SYS_HRCW_HIGH (\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 536 | HRCWH_PCI_HOST |\ |
| 537 | HRCWH_32_BIT_PCI |\ |
| 538 | HRCWH_PCI1_ARBITER_ENABLE |\ |
| 539 | HRCWH_PCI2_ARBITER_ENABLE |\ |
| 540 | HRCWH_CORE_ENABLE |\ |
| 541 | HRCWH_FROM_0X00000100 |\ |
| 542 | HRCWH_BOOTSEQ_DISABLE |\ |
| 543 | HRCWH_SW_WATCHDOG_DISABLE |\ |
| 544 | HRCWH_ROM_LOC_LOCAL_16BIT |\ |
| 545 | HRCWH_TSEC1M_IN_GMII |\ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 546 | HRCWH_TSEC2M_IN_GMII) |
Ira W. Snyder | 4adfd02 | 2008-08-22 11:00:15 -0700 | [diff] [blame] | 547 | #endif /* PCI_64BIT */ |
| 548 | #endif /* CONFIG_PCISLAVE */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 549 | |
Lee Nipper | 7e87e76 | 2008-04-25 15:44:45 -0500 | [diff] [blame] | 550 | /* |
| 551 | * System performance |
| 552 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 553 | #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 554 | #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 555 | #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ |
| 556 | #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ |
| 557 | #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ |
| 558 | #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ |
Lee Nipper | 7e87e76 | 2008-04-25 15:44:45 -0500 | [diff] [blame] | 559 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 560 | /* System IO Config */ |
Kim Phillips | f91cad6 | 2009-06-05 14:11:33 -0500 | [diff] [blame] | 561 | #define CONFIG_SYS_SICRH 0 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 562 | #define CONFIG_SYS_SICRL SICRL_LDP_A |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 563 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 564 | #define CONFIG_SYS_HID0_INIT 0x000000000 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 565 | #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ |
| 566 | | HID0_ENABLE_INSTRUCTION_CACHE) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 567 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 568 | /* #define CONFIG_SYS_HID0_FINAL (\ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 569 | HID0_ENABLE_INSTRUCTION_CACHE |\ |
| 570 | HID0_ENABLE_M_BIT |\ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 571 | HID0_ENABLE_ADDRESS_BROADCAST) */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 572 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 573 | #define CONFIG_SYS_HID2 HID2_HBE |
Becky Bruce | 03ea1be | 2008-05-08 19:02:12 -0500 | [diff] [blame] | 574 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 575 | |
| 576 | /* DDR @ 0x00000000 */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 577 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 578 | | BATL_PP_RW \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 579 | | BATL_MEMCOHERENCE) |
| 580 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ |
| 581 | | BATU_BL_256M \ |
| 582 | | BATU_VS \ |
| 583 | | BATU_VP) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 584 | |
| 585 | /* PCI @ 0x80000000 */ |
| 586 | #ifdef CONFIG_PCI |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 587 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 588 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 589 | | BATL_PP_RW \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 590 | | BATL_MEMCOHERENCE) |
| 591 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ |
| 592 | | BATU_BL_256M \ |
| 593 | | BATU_VS \ |
| 594 | | BATU_VP) |
| 595 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 596 | | BATL_PP_RW \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 597 | | BATL_CACHEINHIBIT \ |
| 598 | | BATL_GUARDEDSTORAGE) |
| 599 | #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ |
| 600 | | BATU_BL_256M \ |
| 601 | | BATU_VS \ |
| 602 | | BATU_VP) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 603 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 604 | #define CONFIG_SYS_IBAT1L (0) |
| 605 | #define CONFIG_SYS_IBAT1U (0) |
| 606 | #define CONFIG_SYS_IBAT2L (0) |
| 607 | #define CONFIG_SYS_IBAT2U (0) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 608 | #endif |
| 609 | |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 610 | #ifdef CONFIG_MPC83XX_PCI2 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 611 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 612 | | BATL_PP_RW \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 613 | | BATL_MEMCOHERENCE) |
| 614 | #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \ |
| 615 | | BATU_BL_256M \ |
| 616 | | BATU_VS \ |
| 617 | | BATU_VP) |
| 618 | #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 619 | | BATL_PP_RW \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 620 | | BATL_CACHEINHIBIT \ |
| 621 | | BATL_GUARDEDSTORAGE) |
| 622 | #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \ |
| 623 | | BATU_BL_256M \ |
| 624 | | BATU_VS \ |
| 625 | | BATU_VP) |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 626 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 627 | #define CONFIG_SYS_IBAT3L (0) |
| 628 | #define CONFIG_SYS_IBAT3U (0) |
| 629 | #define CONFIG_SYS_IBAT4L (0) |
| 630 | #define CONFIG_SYS_IBAT4U (0) |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 631 | #endif |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 632 | |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 633 | /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 634 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 635 | | BATL_PP_RW \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 636 | | BATL_CACHEINHIBIT \ |
| 637 | | BATL_GUARDEDSTORAGE) |
| 638 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ |
| 639 | | BATU_BL_256M \ |
| 640 | | BATU_VS \ |
| 641 | | BATU_VP) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 642 | |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 643 | /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 644 | #define CONFIG_SYS_IBAT6L (0xF0000000 \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 645 | | BATL_PP_RW \ |
| 646 | | BATL_MEMCOHERENCE \ |
| 647 | | BATL_GUARDEDSTORAGE) |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 648 | #define CONFIG_SYS_IBAT6U (0xF0000000 \ |
| 649 | | BATU_BL_256M \ |
| 650 | | BATU_VS \ |
| 651 | | BATU_VP) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 652 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 653 | #define CONFIG_SYS_IBAT7L (0) |
| 654 | #define CONFIG_SYS_IBAT7U (0) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 655 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 656 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
| 657 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
| 658 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 659 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
| 660 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L |
| 661 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U |
| 662 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L |
| 663 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
| 664 | #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L |
| 665 | #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U |
| 666 | #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L |
| 667 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U |
| 668 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L |
| 669 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U |
| 670 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L |
| 671 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 672 | |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 673 | #if defined(CONFIG_CMD_KGDB) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 674 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 675 | #endif |
| 676 | |
| 677 | /* |
| 678 | * Environment Configuration |
| 679 | */ |
| 680 | #define CONFIG_ENV_OVERWRITE |
| 681 | |
| 682 | #if defined(CONFIG_TSEC_ENET) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 683 | #define CONFIG_HAS_ETH1 |
Andy Fleming | 458c389 | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 684 | #define CONFIG_HAS_ETH0 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 685 | #endif |
| 686 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 687 | #define CONFIG_HOSTNAME "mpc8349emds" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 688 | #define CONFIG_ROOTPATH "/nfsroot/rootfs" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 689 | #define CONFIG_BOOTFILE "uImage" |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 690 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 691 | #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 692 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 693 | #define CONFIG_PREBOOT "echo;" \ |
Wolfgang Denk | 1baed66 | 2008-03-03 12:16:44 +0100 | [diff] [blame] | 694 | "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 695 | "echo" |
| 696 | |
| 697 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 698 | "netdev=eth0\0" \ |
| 699 | "hostname=mpc8349emds\0" \ |
| 700 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 701 | "nfsroot=${serverip}:${rootpath}\0" \ |
| 702 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 703 | "addip=setenv bootargs ${bootargs} " \ |
| 704 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 705 | ":${hostname}:${netdev}:off panic=1\0" \ |
| 706 | "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ |
| 707 | "flash_nfs=run nfsargs addip addtty;" \ |
| 708 | "bootm ${kernel_addr}\0" \ |
| 709 | "flash_self=run ramargs addip addtty;" \ |
| 710 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 711 | "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ |
| 712 | "bootm\0" \ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 713 | "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ |
| 714 | "update=protect off fe000000 fe03ffff; " \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 715 | "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\ |
Detlev Zundel | 406e578 | 2008-03-06 16:45:53 +0100 | [diff] [blame] | 716 | "upd=run load update\0" \ |
Kim Phillips | fd3a3fc | 2009-08-21 16:34:38 -0500 | [diff] [blame] | 717 | "fdtaddr=780000\0" \ |
Kim Phillips | b1b40d8 | 2009-08-26 21:25:46 -0500 | [diff] [blame] | 718 | "fdtfile=mpc834x_mds.dtb\0" \ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 719 | "" |
| 720 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 721 | #define CONFIG_NFSBOOTCOMMAND \ |
| 722 | "setenv bootargs root=/dev/nfs rw " \ |
| 723 | "nfsroot=$serverip:$rootpath " \ |
| 724 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ |
| 725 | "$netdev:off " \ |
| 726 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 727 | "tftp $loadaddr $bootfile;" \ |
| 728 | "tftp $fdtaddr $fdtfile;" \ |
| 729 | "bootm $loadaddr - $fdtaddr" |
Kim Phillips | 774e1b5 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 730 | |
| 731 | #define CONFIG_RAMBOOTCOMMAND \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 732 | "setenv bootargs root=/dev/ram rw " \ |
| 733 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 734 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 735 | "tftp $loadaddr $bootfile;" \ |
| 736 | "tftp $fdtaddr $fdtfile;" \ |
| 737 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Kim Phillips | 774e1b5 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 738 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 739 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 740 | |
| 741 | #endif /* __CONFIG_H */ |