blob: 7c06fcea39bf2ff56e8c5dc0dc03bebed5291c4a [file] [log] [blame]
jason56ef75c2013-11-06 22:59:08 +08001/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liewdd8513c2008-07-23 17:11:47 -05002 * Hayden Fraser (Hayden.Fraser@freescale.com)
3 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liewdd8513c2008-07-23 17:11:47 -05005 */
6
7#ifndef _M5253DEMO_H
8#define _M5253DEMO_H
9
TsiChung Liewdd8513c2008-07-23 17:11:47 -050010#define CONFIG_M5253DEMO /* define board type */
11
12#define CONFIG_MCFTMR
13
14#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020015#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050016#define CONFIG_BAUDRATE 115200
TsiChung Liewdd8513c2008-07-23 17:11:47 -050017
18#undef CONFIG_WATCHDOG /* disable watchdog */
19
20#define CONFIG_BOOTDELAY 5
21
22/* Configuration for environment
23 * Environment is embedded in u-boot in the second sector of the flash
24 */
25#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020026# define CONFIG_ENV_OFFSET 0x4000
27# define CONFIG_ENV_SECT_SIZE 0x1000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020028# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liewdd8513c2008-07-23 17:11:47 -050029#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020030# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020031# define CONFIG_ENV_SECT_SIZE 0x1000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020032# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liewdd8513c2008-07-23 17:11:47 -050033#endif
34
angelo@sysam.it6312a952015-03-29 22:54:16 +020035#define LDS_BOARD_TEXT \
36 . = DEFINED(env_offset) ? env_offset : .; \
37 common/env_embedded.o (.text*);
38
TsiChung Liewdd8513c2008-07-23 17:11:47 -050039/*
40 * Command line configuration.
41 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050042#define CONFIG_CMD_IDE
TsiChung Liewdd8513c2008-07-23 17:11:47 -050043
44#ifdef CONFIG_CMD_IDE
45/* ATA */
46# define CONFIG_DOS_PARTITION
47# define CONFIG_MAC_PARTITION
48# define CONFIG_IDE_RESET 1
49# define CONFIG_IDE_PREINIT 1
50# define CONFIG_ATAPI
51# undef CONFIG_LBA48
52
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053# define CONFIG_SYS_IDE_MAXBUS 1
54# define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChung Liewdd8513c2008-07-23 17:11:47 -050055
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056# define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
57# define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -050058
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059# define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
60# define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
61# define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
62# define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050063#endif
64
65#define CONFIG_DRIVER_DM9000
66#ifdef CONFIG_DRIVER_DM9000
TsiChung Liew7f1a0462008-10-21 10:03:07 +000067# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050068# define DM9000_IO CONFIG_DM9000_BASE
69# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
70# undef CONFIG_DM9000_DEBUG
Jason Jina2fabf12011-08-19 10:18:15 +080071# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liewdd8513c2008-07-23 17:11:47 -050072
TsiChung Liewdd8513c2008-07-23 17:11:47 -050073# define CONFIG_OVERWRITE_ETHADDR_ONCE
74
75# define CONFIG_EXTRA_ENV_SETTINGS \
76 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020077 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050078 "loadaddr=10000\0" \
79 "u-boot=u-boot.bin\0" \
80 "load=tftp ${loadaddr) ${u-boot}\0" \
81 "upd=run load; run prog\0" \
TsiChung Liew3dd72f62010-03-10 11:56:36 -060082 "prog=prot off 0xff800000 0xff82ffff;" \
83 "era 0xff800000 0xff82ffff;" \
TsiChung Liew0212f742010-03-15 19:39:21 -050084 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050085 "save\0" \
86 ""
87#endif
88
89#define CONFIG_HOSTNAME M5253DEMO
90
TsiChung Liew0c1e3252008-08-19 03:01:19 +060091/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020092#define CONFIG_SYS_I2C
93#define CONFIG_SYS_I2C_FSL
94#define CONFIG_SYS_FSL_I2C_SPEED 80000
95#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
96#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
98#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
99#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
100#define CONFIG_SYS_I2C_PINMUX_SET (0)
TsiChung Liew0c1e3252008-08-19 03:01:19 +0600101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500103
104#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500106#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500108#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
110#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
111#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_MEMTEST_START 0x400
116#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
119#define CONFIG_SYS_FAST_CLK
120#ifdef CONFIG_SYS_FAST_CLK
121# define CONFIG_SYS_PLLCR 0x1243E054
122# define CONFIG_SYS_CLK 140000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500123#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124# define CONFIG_SYS_PLLCR 0x135a4140
125# define CONFIG_SYS_CLK 70000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500126#endif
127
128/*
129 * Low Level Configuration Settings
130 * (address mappings, register initial values, etc.)
131 * You should know what you are doing if you make changes here.
132 */
133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
135#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500136
137/*
138 * Definitions for initial stack pointer and data area (in DPRAM)
139 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200141#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200142#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500144
145/*
146 * Start addresses for the final memory configuration
147 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500149 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_SDRAM_BASE 0x00000000
151#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500152
153#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154# define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500155#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500157#endif
158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_MONITOR_LEN 0x40000
160#define CONFIG_SYS_MALLOC_LEN (256 << 10)
161#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500162
163/*
164 * For booting Linux, the board info and command line data
165 * have to be in the first 8 MB of memory, since this is
166 * the maximum mapped by the Linux kernel during initialization ??
167 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000169#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500170
171/* FLASH organization */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000172#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
174#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
175#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500176
177#define FLASH_SST6401B 0x200
178#define SST_ID_xF6401B 0x236D236D
179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#undef CONFIG_SYS_FLASH_CFI
181#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500182/*
183 * Unable to use CFI driver, due to incompatible sector erase command by SST.
184 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
185 * 0x30 is block erase in SST
186 */
Jean-Christophe PLAGNIOL-VILLARD7298b0b2008-08-15 18:32:41 +0200187# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188# define CONFIG_SYS_FLASH_SIZE 0x800000
189# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500190# define CONFIG_FLASH_CFI_LEGACY
191#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192# define CONFIG_SYS_SST_SECT 2048
193# define CONFIG_SYS_SST_SECTSZ 0x1000
194# define CONFIG_SYS_FLASH_WRITE_TOUT 500
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500195#endif
196
197/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500199
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600200#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200201 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600202#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200203 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600204#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
205#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
206 CF_ADDRMASK(8) | \
207 CF_ACR_EN | CF_ACR_SM_ALL)
208#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
209 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
210 CF_ACR_EN | CF_ACR_SM_ALL)
211#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
212 CF_CACR_DBWE)
213
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500214/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_FECI2C 0xF0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500216
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000217#define CONFIG_SYS_CS0_BASE 0xFF800000
218#define CONFIG_SYS_CS0_MASK 0x007F0021
219#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500220
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000221#define CONFIG_SYS_CS1_BASE 0xE0000000
222#define CONFIG_SYS_CS1_MASK 0x00000001
223#define CONFIG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500224
225/*-----------------------------------------------------------------------
226 * Port configuration
227 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
229#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
230#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
231#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
232#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
233#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
234#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500235
236#endif /* _M5253DEMO_H */