blob: eb6ee6f6a4c3f4d427f0087ed4b0edb09dc31fde [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +09002/*
3 * board/renesas/gose/gose.c
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +09006 */
7
8#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -07009#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060010#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070011#include <hang.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090012#include <malloc.h>
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +090013#include <dm.h>
14#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060015#include <env_internal.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090016#include <asm/processor.h>
17#include <asm/mach-types.h>
18#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090019#include <linux/errno.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090020#include <asm/arch/sys_proto.h>
21#include <asm/gpio.h>
22#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090023#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090024#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090025#include <netdev.h>
26#include <miiphy.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090027#include <i2c.h>
28#include "qos.h"
29
30DECLARE_GLOBAL_DATA_PTR;
31
32#define CLK2MHZ(clk) (clk / 1000 / 1000)
33void s_init(void)
34{
35 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
36 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
37 u32 stc;
38
39 /* Watchdog init */
40 writel(0xA5A5A500, &rwdt->rwtcsra);
41 writel(0xA5A5A500, &swdt->swtcsra);
42
43 /* CPU frequency setting. Set to 1.5GHz */
44 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
45 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
46
47 /* QoS */
48 qos_init();
49}
50
Marek Vasut2d6dabc2018-04-23 20:24:10 +020051#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090052
53#define SD1CKCR 0xE6150078
54#define SD2CKCR 0xE615026C
55#define SD_97500KHZ 0x7
56
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090057int board_early_init_f(void)
58{
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090059 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
60
Marek Vasut2d6dabc2018-04-23 20:24:10 +020061 /*
62 * SD0 clock is set to 97.5MHz by default.
63 * Set SD1 and SD2 to the 97.5MHz as well.
64 */
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090065 writel(SD_97500KHZ, SD1CKCR);
66 writel(SD_97500KHZ, SD2CKCR);
67
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090068 return 0;
69}
70
Marek Vasut2d6dabc2018-04-23 20:24:10 +020071#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090072
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090073int board_init(void)
74{
75 /* adress of boot parameters */
Nobuhiro Iwamatsu66fc4582014-11-10 13:58:50 +090076 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090077
Marek Vasut2d6dabc2018-04-23 20:24:10 +020078 /* Force ethernet PHY out of reset */
79 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
80 gpio_direction_output(ETHERNET_PHY_RESET, 0);
81 mdelay(10);
82 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090083
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090084 return 0;
85}
86
Marek Vasut2d6dabc2018-04-23 20:24:10 +020087int dram_init(void)
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090088{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053089 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut2d6dabc2018-04-23 20:24:10 +020090 return -EINVAL;
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090091
Marek Vasut2d6dabc2018-04-23 20:24:10 +020092 return 0;
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090093}
94
Marek Vasut2d6dabc2018-04-23 20:24:10 +020095int dram_init_banksize(void)
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090096{
Marek Vasut2d6dabc2018-04-23 20:24:10 +020097 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090098
Marek Vasut2d6dabc2018-04-23 20:24:10 +020099 return 0;
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +0900100}
101
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200102/* KSZ8041RNLI */
103#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100104#define PHY_LED_MODE 0xC000
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200105#define PHY_LED_MODE_ACK 0x4000
106int board_phy_config(struct phy_device *phydev)
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900107{
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200108 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
109 ret &= ~PHY_LED_MODE;
110 ret |= PHY_LED_MODE_ACK;
111 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900112
113 return 0;
114}
115
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900116void reset_cpu(ulong addr)
117{
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200118 struct udevice *dev;
119 const u8 pmic_bus = 6;
120 const u8 pmic_addr = 0x58;
121 u8 data;
122 int ret;
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900123
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200124 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
125 if (ret)
126 hang();
127
128 ret = dm_i2c_read(dev, 0x13, &data, 1);
129 if (ret)
130 hang();
131
132 data |= BIT(1);
133
134 ret = dm_i2c_write(dev, 0x13, &data, 1);
135 if (ret)
136 hang();
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900137}
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +0900138
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200139enum env_location env_get_location(enum env_operation op, int prio)
140{
141 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +0900142
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200143 /* Block environment access if loaded using JTAG */
144 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
145 (op != ENVOP_INIT))
146 return ENVL_UNKNOWN;
147
148 if (prio)
149 return ENVL_UNKNOWN;
150
151 return ENVL_SPI_FLASH;
152}