developer | a37ad46 | 2018-11-15 10:07:50 +0800 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
| 2 | /* |
| 3 | * Copyright (C) 2018 MediaTek Inc. |
| 4 | */ |
| 5 | |
| 6 | #ifndef _DT_BINDINGS_CLK_MT7629_H |
| 7 | #define _DT_BINDINGS_CLK_MT7629_H |
| 8 | |
| 9 | /* TOPCKGEN */ |
| 10 | #define CLK_TOP_FCLKS_OFF 0 |
| 11 | |
| 12 | #define CLK_TOP_TO_U2_PHY 0 |
| 13 | #define CLK_TOP_TO_U2_PHY_1P 1 |
| 14 | #define CLK_TOP_PCIE0_PIPE_EN 2 |
| 15 | #define CLK_TOP_PCIE1_PIPE_EN 3 |
| 16 | #define CLK_TOP_SSUSB_TX250M 4 |
| 17 | #define CLK_TOP_SSUSB_EQ_RX250M 5 |
| 18 | #define CLK_TOP_SSUSB_CDR_REF 6 |
| 19 | #define CLK_TOP_SSUSB_CDR_FB 7 |
| 20 | #define CLK_TOP_SATA_ASIC 8 |
| 21 | #define CLK_TOP_SATA_RBC 9 |
| 22 | |
| 23 | #define CLK_TOP_TO_USB3_SYS 10 |
| 24 | #define CLK_TOP_P1_1MHZ 11 |
| 25 | #define CLK_TOP_4MHZ 12 |
| 26 | #define CLK_TOP_P0_1MHZ 13 |
| 27 | #define CLK_TOP_ETH_500M 14 |
| 28 | #define CLK_TOP_TXCLK_SRC_PRE 15 |
| 29 | #define CLK_TOP_RTC 16 |
| 30 | #define CLK_TOP_PWM_QTR_26M 17 |
| 31 | #define CLK_TOP_CPUM_TCK_IN 18 |
| 32 | #define CLK_TOP_TO_USB3_DA_TOP 19 |
| 33 | #define CLK_TOP_MEMPLL 20 |
| 34 | #define CLK_TOP_DMPLL 21 |
| 35 | #define CLK_TOP_DMPLL_D4 22 |
| 36 | #define CLK_TOP_DMPLL_D8 23 |
| 37 | #define CLK_TOP_SYSPLL_D2 24 |
| 38 | #define CLK_TOP_SYSPLL1_D2 25 |
| 39 | #define CLK_TOP_SYSPLL1_D4 26 |
| 40 | #define CLK_TOP_SYSPLL1_D8 27 |
| 41 | #define CLK_TOP_SYSPLL1_D16 28 |
| 42 | #define CLK_TOP_SYSPLL2_D2 29 |
| 43 | #define CLK_TOP_SYSPLL2_D4 30 |
| 44 | #define CLK_TOP_SYSPLL2_D8 31 |
| 45 | #define CLK_TOP_SYSPLL_D5 32 |
| 46 | #define CLK_TOP_SYSPLL3_D2 33 |
| 47 | #define CLK_TOP_SYSPLL3_D4 34 |
| 48 | #define CLK_TOP_SYSPLL_D7 35 |
| 49 | #define CLK_TOP_SYSPLL4_D2 36 |
| 50 | #define CLK_TOP_SYSPLL4_D4 37 |
| 51 | #define CLK_TOP_SYSPLL4_D16 38 |
| 52 | #define CLK_TOP_UNIVPLL 39 |
| 53 | #define CLK_TOP_UNIVPLL1_D2 40 |
| 54 | #define CLK_TOP_UNIVPLL1_D4 41 |
| 55 | #define CLK_TOP_UNIVPLL1_D8 42 |
| 56 | #define CLK_TOP_UNIVPLL_D3 43 |
| 57 | #define CLK_TOP_UNIVPLL2_D2 44 |
| 58 | #define CLK_TOP_UNIVPLL2_D4 45 |
| 59 | #define CLK_TOP_UNIVPLL2_D8 46 |
| 60 | #define CLK_TOP_UNIVPLL2_D16 47 |
| 61 | #define CLK_TOP_UNIVPLL_D5 48 |
| 62 | #define CLK_TOP_UNIVPLL3_D2 49 |
| 63 | #define CLK_TOP_UNIVPLL3_D4 50 |
| 64 | #define CLK_TOP_UNIVPLL3_D16 51 |
| 65 | #define CLK_TOP_UNIVPLL_D7 52 |
| 66 | #define CLK_TOP_UNIVPLL_D80_D4 53 |
| 67 | #define CLK_TOP_UNIV48M 54 |
| 68 | #define CLK_TOP_SGMIIPLL_D2 55 |
| 69 | #define CLK_TOP_CLKXTAL_D4 56 |
| 70 | #define CLK_TOP_HD_FAXI 57 |
| 71 | #define CLK_TOP_FAXI 58 |
| 72 | #define CLK_TOP_F_FAUD_INTBUS 59 |
| 73 | #define CLK_TOP_AP2WBHIF_HCLK 60 |
| 74 | #define CLK_TOP_10M_INFRAO 61 |
| 75 | #define CLK_TOP_MSDC30_1 62 |
| 76 | #define CLK_TOP_SPI 63 |
| 77 | #define CLK_TOP_SF 64 |
| 78 | #define CLK_TOP_FLASH 65 |
| 79 | #define CLK_TOP_TO_USB3_REF 66 |
| 80 | #define CLK_TOP_TO_USB3_MCU 67 |
| 81 | #define CLK_TOP_TO_USB3_DMA 68 |
| 82 | #define CLK_TOP_FROM_TOP_AHB 69 |
| 83 | #define CLK_TOP_FROM_TOP_AXI 70 |
| 84 | #define CLK_TOP_PCIE1_MAC_EN 71 |
| 85 | #define CLK_TOP_PCIE0_MAC_EN 72 |
| 86 | |
| 87 | #define CLK_TOP_AXI_SEL 73 |
| 88 | #define CLK_TOP_MEM_SEL 74 |
| 89 | #define CLK_TOP_DDRPHYCFG_SEL 75 |
| 90 | #define CLK_TOP_ETH_SEL 76 |
| 91 | #define CLK_TOP_PWM_SEL 77 |
| 92 | #define CLK_TOP_F10M_REF_SEL 78 |
| 93 | #define CLK_TOP_NFI_INFRA_SEL 79 |
| 94 | #define CLK_TOP_FLASH_SEL 80 |
| 95 | #define CLK_TOP_UART_SEL 81 |
| 96 | #define CLK_TOP_SPI0_SEL 82 |
| 97 | #define CLK_TOP_SPI1_SEL 83 |
| 98 | #define CLK_TOP_MSDC50_0_SEL 84 |
| 99 | #define CLK_TOP_MSDC30_0_SEL 85 |
| 100 | #define CLK_TOP_MSDC30_1_SEL 86 |
| 101 | #define CLK_TOP_AP2WBMCU_SEL 87 |
| 102 | #define CLK_TOP_AP2WBHIF_SEL 88 |
| 103 | #define CLK_TOP_AUDIO_SEL 89 |
| 104 | #define CLK_TOP_AUD_INTBUS_SEL 90 |
| 105 | #define CLK_TOP_PMICSPI_SEL 91 |
| 106 | #define CLK_TOP_SCP_SEL 92 |
| 107 | #define CLK_TOP_ATB_SEL 93 |
| 108 | #define CLK_TOP_HIF_SEL 94 |
| 109 | #define CLK_TOP_SATA_SEL 95 |
| 110 | #define CLK_TOP_U2_SEL 96 |
| 111 | #define CLK_TOP_AUD1_SEL 97 |
| 112 | #define CLK_TOP_AUD2_SEL 98 |
| 113 | #define CLK_TOP_IRRX_SEL 99 |
| 114 | #define CLK_TOP_IRTX_SEL 100 |
| 115 | #define CLK_TOP_SATA_MCU_SEL 101 |
| 116 | #define CLK_TOP_PCIE0_MCU_SEL 102 |
| 117 | #define CLK_TOP_PCIE1_MCU_SEL 103 |
| 118 | #define CLK_TOP_SSUSB_MCU_SEL 104 |
| 119 | #define CLK_TOP_CRYPTO_SEL 105 |
| 120 | #define CLK_TOP_SGMII_REF_1_SEL 106 |
| 121 | #define CLK_TOP_10M_SEL 107 |
| 122 | #define CLK_TOP_NR_CLK 108 |
| 123 | |
| 124 | /* INFRACFG */ |
| 125 | #define CLK_INFRA_MUX1_SEL 0 |
| 126 | #define CLK_INFRA_DBGCLK_PD 1 |
| 127 | #define CLK_INFRA_TRNG_PD 2 |
| 128 | #define CLK_INFRA_DEVAPC_PD 3 |
| 129 | #define CLK_INFRA_APXGPT_PD 4 |
| 130 | #define CLK_INFRA_SEJ_PD 5 |
| 131 | #define CLK_INFRA_NR_CLK 6 |
| 132 | |
| 133 | /* PERICFG */ |
| 134 | #define CLK_PERIBUS_SEL 0 |
| 135 | #define CLK_PERI_PWM1_PD 1 |
| 136 | #define CLK_PERI_PWM2_PD 2 |
| 137 | #define CLK_PERI_PWM3_PD 3 |
| 138 | #define CLK_PERI_PWM4_PD 4 |
| 139 | #define CLK_PERI_PWM5_PD 5 |
| 140 | #define CLK_PERI_PWM6_PD 6 |
| 141 | #define CLK_PERI_PWM7_PD 7 |
| 142 | #define CLK_PERI_PWM_PD 8 |
| 143 | #define CLK_PERI_AP_DMA_PD 9 |
| 144 | #define CLK_PERI_MSDC30_1_PD 10 |
| 145 | #define CLK_PERI_UART0_PD 11 |
| 146 | #define CLK_PERI_UART1_PD 12 |
| 147 | #define CLK_PERI_UART2_PD 13 |
| 148 | #define CLK_PERI_UART3_PD 14 |
| 149 | #define CLK_PERI_BTIF_PD 15 |
| 150 | #define CLK_PERI_I2C0_PD 16 |
| 151 | #define CLK_PERI_SPI0_PD 17 |
| 152 | #define CLK_PERI_SNFI_PD 18 |
| 153 | #define CLK_PERI_NFI_PD 19 |
| 154 | #define CLK_PERI_NFIECC_PD 20 |
| 155 | #define CLK_PERI_FLASH_PD 21 |
| 156 | #define CLK_PERI_NR_CLK 22 |
| 157 | |
| 158 | /* APMIXEDSYS */ |
| 159 | #define CLK_APMIXED_ARMPLL 0 |
| 160 | #define CLK_APMIXED_MAINPLL 1 |
| 161 | #define CLK_APMIXED_UNIV2PLL 2 |
| 162 | #define CLK_APMIXED_ETH1PLL 3 |
| 163 | #define CLK_APMIXED_ETH2PLL 4 |
| 164 | #define CLK_APMIXED_SGMIPLL 5 |
| 165 | #define CLK_APMIXED_NR_CLK 6 |
| 166 | |
| 167 | /* SSUSBSYS */ |
| 168 | #define CLK_SSUSB_U2_PHY_1P_EN 0 |
| 169 | #define CLK_SSUSB_U2_PHY_EN 1 |
| 170 | #define CLK_SSUSB_REF_EN 2 |
| 171 | #define CLK_SSUSB_SYS_EN 3 |
| 172 | #define CLK_SSUSB_MCU_EN 4 |
| 173 | #define CLK_SSUSB_DMA_EN 5 |
| 174 | #define CLK_SSUSB_NR_CLK 6 |
| 175 | |
| 176 | /* PCIESYS */ |
| 177 | #define CLK_PCIE_P1_AUX_EN 0 |
| 178 | #define CLK_PCIE_P1_OBFF_EN 1 |
| 179 | #define CLK_PCIE_P1_AHB_EN 2 |
| 180 | #define CLK_PCIE_P1_AXI_EN 3 |
| 181 | #define CLK_PCIE_P1_MAC_EN 4 |
| 182 | #define CLK_PCIE_P1_PIPE_EN 5 |
| 183 | #define CLK_PCIE_P0_AUX_EN 6 |
| 184 | #define CLK_PCIE_P0_OBFF_EN 7 |
| 185 | #define CLK_PCIE_P0_AHB_EN 8 |
| 186 | #define CLK_PCIE_P0_AXI_EN 9 |
| 187 | #define CLK_PCIE_P0_MAC_EN 10 |
| 188 | #define CLK_PCIE_P0_PIPE_EN 11 |
| 189 | #define CLK_PCIE_NR_CLK 12 |
| 190 | |
| 191 | /* ETHSYS */ |
| 192 | #define CLK_ETH_FE_EN 0 |
| 193 | #define CLK_ETH_GP2_EN 1 |
| 194 | #define CLK_ETH_GP1_EN 2 |
| 195 | #define CLK_ETH_GP0_EN 3 |
| 196 | #define CLK_ETH_ESW_EN 4 |
| 197 | #define CLK_ETH_NR_CLK 5 |
| 198 | |
| 199 | /* SGMIISYS */ |
| 200 | #define CLK_SGMII_TX_EN 0 |
| 201 | #define CLK_SGMII_RX_EN 1 |
| 202 | #define CLK_SGMII_CDR_REF 2 |
| 203 | #define CLK_SGMII_CDR_FB 3 |
| 204 | #define CLK_SGMII_NR_CLK 4 |
| 205 | |
| 206 | #endif /* _DT_BINDINGS_CLK_MT7629_H */ |