blob: ffe40a416065f21194f0b2d2b1503a50dbe902d6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Srinath714194e2011-04-18 17:40:35 -04002/*
3 * am3517_crane.h - Default configuration for AM3517 CraneBoard.
4 *
5 * Author: Srinath.R <srinath@mistralsolutions.com>
6 *
7 * Based on include/configs/am3517evm.h
8 *
9 * Copyright (C) 2011 Mistral Solutions pvt Ltd
Srinath714194e2011-04-18 17:40:35 -040010 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 */
Srinath714194e2011-04-18 17:40:35 -040018
19#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050020#include <asm/arch/omap.h>
Srinath714194e2011-04-18 17:40:35 -040021
Srinath714194e2011-04-18 17:40:35 -040022/* Clock Defines */
23#define V_OSCK 26000000 /* Clock output from T2 */
24#define V_SCLK (V_OSCK >> 1)
25
Srinath714194e2011-04-18 17:40:35 -040026#define CONFIG_MISC_INIT_R
27
28#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
29#define CONFIG_SETUP_MEMORY_TAGS 1
30#define CONFIG_INITRD_TAG 1
31#define CONFIG_REVISION_TAG 1
32
33/*
34 * Size of malloc() pool
35 */
36#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
37#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
38 /* initial data */
39/*
40 * DDR related
41 */
Srinath714194e2011-04-18 17:40:35 -040042#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
43
44/*
45 * Hardware drivers
46 */
47
48/*
49 * NS16550 Configuration
50 */
51#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
52
Srinath714194e2011-04-18 17:40:35 -040053#define CONFIG_SYS_NS16550_SERIAL
54#define CONFIG_SYS_NS16550_REG_SIZE (-4)
55#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
56
57/*
58 * select serial console configuration
59 */
Srinath714194e2011-04-18 17:40:35 -040060#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
61#define CONFIG_SERIAL3 3 /* UART3 on CRANEBOARD */
62
63/* allow to overwrite serial and ethaddr */
64#define CONFIG_ENV_OVERWRITE
Srinath714194e2011-04-18 17:40:35 -040065#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
66 115200}
Srinath714194e2011-04-18 17:40:35 -040067
68/*
69 * USB configuration
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020070 * Enable CONFIG_USB_MUSB_HCD for Host functionalities MSC, keyboard
71 * Enable CONFIG_USB_MUSB_UDC for Device functionalities.
Srinath714194e2011-04-18 17:40:35 -040072 */
Srinath714194e2011-04-18 17:40:35 -040073
74#ifdef CONFIG_USB_AM35X
75
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020076#ifdef CONFIG_USB_MUSB_HCD
Srinath714194e2011-04-18 17:40:35 -040077
Srinath714194e2011-04-18 17:40:35 -040078#ifdef CONFIG_USB_KEYBOARD
Srinath714194e2011-04-18 17:40:35 -040079#define CONFIG_PREBOOT "usb start"
80#endif /* CONFIG_USB_KEYBOARD */
81
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020082#endif /* CONFIG_USB_MUSB_HCD */
Srinath714194e2011-04-18 17:40:35 -040083
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020084#ifdef CONFIG_USB_MUSB_UDC
Srinath714194e2011-04-18 17:40:35 -040085/* USB device configuration */
86#define CONFIG_USB_DEVICE 1
87#define CONFIG_USB_TTY 1
Srinath714194e2011-04-18 17:40:35 -040088/* Change these to suit your needs */
89#define CONFIG_USBD_VENDORID 0x0451
90#define CONFIG_USBD_PRODUCTID 0x5678
91#define CONFIG_USBD_MANUFACTURER "Texas Instruments"
92#define CONFIG_USBD_PRODUCT_NAME "AM3517CRANE"
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020093#endif /* CONFIG_USB_MUSB_UDC */
Srinath714194e2011-04-18 17:40:35 -040094
95#endif /* CONFIG_USB_AM35X */
96
Heiko Schocherf53f2b82013-10-22 11:03:18 +020097#define CONFIG_SYS_I2C
Srinath714194e2011-04-18 17:40:35 -040098
Srinath714194e2011-04-18 17:40:35 -040099/*
100 * Board NAND Info.
101 */
102#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
103 /* to access nand */
104#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
105 /* to access */
106 /* nand at CS0 */
107
108#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
109 /* NAND devices */
Srinath714194e2011-04-18 17:40:35 -0400110
111#define CONFIG_JFFS2_NAND
112/* nand device jffs2 lives on */
113#define CONFIG_JFFS2_DEV "nand0"
114/* start of jffs2 partition */
115#define CONFIG_JFFS2_PART_OFFSET 0x680000
116#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
117
118/* Environment information */
Srinath714194e2011-04-18 17:40:35 -0400119
Joe Hershbergere4da2482011-10-13 13:03:48 +0000120#define CONFIG_BOOTFILE "uImage"
Srinath714194e2011-04-18 17:40:35 -0400121
122#define CONFIG_EXTRA_ENV_SETTINGS \
123 "loadaddr=0x82000000\0" \
124 "console=ttyS2,115200n8\0" \
Tom Rini54c0b7b2011-09-03 21:51:50 -0400125 "mmcdev=0\0" \
Srinath714194e2011-04-18 17:40:35 -0400126 "mmcargs=setenv bootargs console=${console} " \
127 "root=/dev/mmcblk0p2 rw " \
128 "rootfstype=ext3 rootwait\0" \
129 "nandargs=setenv bootargs console=${console} " \
130 "root=/dev/mtdblock4 rw " \
131 "rootfstype=jffs2\0" \
Tom Rini54c0b7b2011-09-03 21:51:50 -0400132 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Srinath714194e2011-04-18 17:40:35 -0400133 "bootscript=echo Running bootscript from mmc ...; " \
134 "source ${loadaddr}\0" \
Tom Rini54c0b7b2011-09-03 21:51:50 -0400135 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Srinath714194e2011-04-18 17:40:35 -0400136 "mmcboot=echo Booting from mmc ...; " \
137 "run mmcargs; " \
138 "bootm ${loadaddr}\0" \
139 "nandboot=echo Booting from nand ...; " \
140 "run nandargs; " \
141 "nand read ${loadaddr} 280000 400000; " \
142 "bootm ${loadaddr}\0" \
143
144#define CONFIG_BOOTCOMMAND \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000145 "mmc dev ${mmcdev}; if mmc rescan; then " \
Srinath714194e2011-04-18 17:40:35 -0400146 "if run loadbootscript; then " \
147 "run bootscript; " \
148 "else " \
149 "if run loaduimage; then " \
150 "run mmcboot; " \
151 "else run nandboot; " \
152 "fi; " \
153 "fi; " \
154 "else run nandboot; fi"
155
Srinath714194e2011-04-18 17:40:35 -0400156/*
157 * Miscellaneous configurable options
158 */
Srinath714194e2011-04-18 17:40:35 -0400159#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Srinath714194e2011-04-18 17:40:35 -0400160#define CONFIG_SYS_MAXARGS 32 /* max number of command */
161 /* args */
Srinath714194e2011-04-18 17:40:35 -0400162/* memtest works on */
163#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
164#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
165 0x01F00000) /* 31MB */
166
167#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
168 /* address */
169
170/*
171 * AM3517 has 12 GP timers, they can be driven by the system clock
172 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
173 * This rate is divided by a local divisor.
174 */
175#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
176#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Srinath714194e2011-04-18 17:40:35 -0400177
178/*-----------------------------------------------------------------------
Srinath714194e2011-04-18 17:40:35 -0400179 * Physical Memory Map
180 */
181#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
182#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Srinath714194e2011-04-18 17:40:35 -0400183#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
184
Srinath714194e2011-04-18 17:40:35 -0400185/*-----------------------------------------------------------------------
186 * FLASH and environment organization
187 */
188
189/* **** PISMO SUPPORT *** */
Srinath714194e2011-04-18 17:40:35 -0400190#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
191 /* on one chip */
192#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
193#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
194
pekon gupta0a9ec452014-07-18 17:59:41 +0530195#define CONFIG_SYS_FLASH_BASE NAND_BASE
Srinath714194e2011-04-18 17:40:35 -0400196
197/* Monitor at start of flash */
198#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
199
Luca Ceresoli9783a2c2011-04-20 11:02:05 -0400200#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB sector */
Adam Ford6b1c1652017-09-04 21:08:02 -0500201#define CONFIG_ENV_OFFSET 0x260000
202#define CONFIG_ENV_ADDR 0x260000
Srinath714194e2011-04-18 17:40:35 -0400203
204/*-----------------------------------------------------------------------
205 * CFI FLASH driver setup
206 */
207/* timeout values are in ticks */
208#define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
209#define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
210
211/* Flash banks JFFS2 should use */
212#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
213 CONFIG_SYS_MAX_NAND_DEVICE)
214#define CONFIG_SYS_JFFS2_MEM_NAND
215/* use flash_info[2] */
216#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
217#define CONFIG_SYS_JFFS2_NUM_BANKS 1
218
Srinath714194e2011-04-18 17:40:35 -0400219#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
220#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
221#define CONFIG_SYS_INIT_RAM_SIZE 0x800
222#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
223 CONFIG_SYS_INIT_RAM_SIZE - \
224 GENERATED_GBL_DATA_SIZE)
Tom Rini9e341852011-11-18 12:48:11 +0000225
226/* Defines for SPL */
Tom Rini9e341852011-11-18 12:48:11 +0000227#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinicfff4aa2016-08-26 13:30:43 -0400228#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
229 CONFIG_SPL_TEXT_BASE)
Tom Rini9e341852011-11-18 12:48:11 +0000230
231#define CONFIG_SPL_BSS_START_ADDR 0x80000000
232#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
233
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100234#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200235#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Tom Rini9e341852011-11-18 12:48:11 +0000236
Scott Woodc352a0c2012-09-20 19:09:07 -0500237#define CONFIG_SPL_NAND_BASE
238#define CONFIG_SPL_NAND_DRIVERS
239#define CONFIG_SPL_NAND_ECC
Tom Rini9e341852011-11-18 12:48:11 +0000240
241/* NAND boot config */
242#define CONFIG_SYS_NAND_5_ADDR_CYCLE
243#define CONFIG_SYS_NAND_PAGE_COUNT 64
244#define CONFIG_SYS_NAND_PAGE_SIZE 2048
245#define CONFIG_SYS_NAND_OOBSIZE 64
246#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
247#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
248#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
249 10, 11, 12, 13}
250#define CONFIG_SYS_NAND_ECCSIZE 512
251#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3ef49732013-11-18 19:03:01 +0530252#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
Tom Rini9e341852011-11-18 12:48:11 +0000253#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
254#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
255
256/*
257 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
258 * 64 bytes before this address should be set aside for u-boot.img's
259 * header. That is 0x800FFFC0--0x80100000 should not be used for any
260 * other needs.
261 */
Tom Rini9e341852011-11-18 12:48:11 +0000262#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
263#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
264
Srinath714194e2011-04-18 17:40:35 -0400265#endif /* __CONFIG_H */