blob: db81953f86c5486bd1730fed99ac72a5b52f7401 [file] [log] [blame]
Paul Burton4ff6b102015-01-29 01:27:57 +00001/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, <wd@denx.de>
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#include <common.h>
9#include <asm/cacheops.h>
10#include <asm/mipsregs.h>
11
Paul Burton4ff6b102015-01-29 01:27:57 +000012static inline unsigned long icache_line_size(void)
13{
Paul Burton62f13522016-05-27 14:28:05 +010014 unsigned long conf1, il;
Paul Burton4ff6b102015-01-29 01:27:57 +000015
Paul Burton62f13522016-05-27 14:28:05 +010016 if (!config_enabled(CONFIG_SYS_CACHE_SIZE_AUTO))
17 return CONFIG_SYS_ICACHE_LINE_SIZE;
Paul Burton4ff6b102015-01-29 01:27:57 +000018
Paul Burton4ff6b102015-01-29 01:27:57 +000019 conf1 = read_c0_config1();
Daniel Schwierzecka6dae712016-01-12 21:48:26 +010020 il = (conf1 & MIPS_CONF1_IL) >> MIPS_CONF1_IL_SHF;
Paul Burton4ff6b102015-01-29 01:27:57 +000021 if (!il)
22 return 0;
23 return 2 << il;
24}
25
26static inline unsigned long dcache_line_size(void)
27{
28 unsigned long conf1, dl;
Paul Burton62f13522016-05-27 14:28:05 +010029
30 if (!config_enabled(CONFIG_SYS_CACHE_SIZE_AUTO))
31 return CONFIG_SYS_DCACHE_LINE_SIZE;
32
Paul Burton4ff6b102015-01-29 01:27:57 +000033 conf1 = read_c0_config1();
Daniel Schwierzecka6dae712016-01-12 21:48:26 +010034 dl = (conf1 & MIPS_CONF1_DL) >> MIPS_CONF1_DL_SHF;
Paul Burton4ff6b102015-01-29 01:27:57 +000035 if (!dl)
36 return 0;
37 return 2 << dl;
38}
39
Paul Burtona97d5932016-05-27 14:28:06 +010040#define cache_loop(start, end, lsize, ops...) do { \
41 const void *addr = (const void *)(start & ~(lsize - 1)); \
42 const void *aend = (const void *)((end - 1) & ~(lsize - 1)); \
43 const unsigned int cache_ops[] = { ops }; \
44 unsigned int i; \
45 \
46 for (; addr <= aend; addr += lsize) { \
47 for (i = 0; i < ARRAY_SIZE(cache_ops); i++) \
48 mips_cache(cache_ops[i], addr); \
49 } \
50} while (0)
51
Paul Burton4ff6b102015-01-29 01:27:57 +000052void flush_cache(ulong start_addr, ulong size)
53{
54 unsigned long ilsize = icache_line_size();
55 unsigned long dlsize = dcache_line_size();
Paul Burton4ff6b102015-01-29 01:27:57 +000056
57 /* aend will be miscalculated when size is zero, so we return here */
58 if (size == 0)
59 return;
60
Paul Burton4ff6b102015-01-29 01:27:57 +000061 if (ilsize == dlsize) {
62 /* flush I-cache & D-cache simultaneously */
Paul Burtona97d5932016-05-27 14:28:06 +010063 cache_loop(start_addr, start_addr + size, ilsize,
64 HIT_WRITEBACK_INV_D, HIT_INVALIDATE_I);
Paul Burton4ff6b102015-01-29 01:27:57 +000065 return;
66 }
67
68 /* flush D-cache */
Paul Burtona97d5932016-05-27 14:28:06 +010069 cache_loop(start_addr, start_addr + size, dlsize, HIT_WRITEBACK_INV_D);
Paul Burton4ff6b102015-01-29 01:27:57 +000070
71 /* flush I-cache */
Paul Burtona97d5932016-05-27 14:28:06 +010072 cache_loop(start_addr, start_addr + size, ilsize, HIT_INVALIDATE_I);
Paul Burton4ff6b102015-01-29 01:27:57 +000073}
74
75void flush_dcache_range(ulong start_addr, ulong stop)
76{
77 unsigned long lsize = dcache_line_size();
Paul Burton4ff6b102015-01-29 01:27:57 +000078
Marek Vasut0e50ffc2016-01-27 03:13:59 +010079 /* aend will be miscalculated when size is zero, so we return here */
80 if (start_addr == stop)
81 return;
82
Paul Burtona97d5932016-05-27 14:28:06 +010083 cache_loop(start_addr, stop, lsize, HIT_WRITEBACK_INV_D);
Paul Burton4ff6b102015-01-29 01:27:57 +000084}
85
86void invalidate_dcache_range(ulong start_addr, ulong stop)
87{
88 unsigned long lsize = dcache_line_size();
Paul Burton4ff6b102015-01-29 01:27:57 +000089
Marek Vasut0e50ffc2016-01-27 03:13:59 +010090 /* aend will be miscalculated when size is zero, so we return here */
91 if (start_addr == stop)
92 return;
93
Paul Burton1194f942016-06-09 13:09:51 +010094 cache_loop(start_addr, stop, lsize, HIT_INVALIDATE_D);
Paul Burton4ff6b102015-01-29 01:27:57 +000095}