blob: d909f25fa83c237ad1d5c06753f81fdb4930351b [file] [log] [blame]
TENART Antoine7a5eb652013-07-02 12:06:00 +02001/*
2 * ti816x_evm.h
3 *
4 * Copyright (C) 2013, Adeneo Embedded <www.adeneo-embedded.com>
5 * Antoine Tenart, <atenart@adeneo-embedded.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#ifndef __CONFIG_TI816X_EVM_H
11#define __CONFIG_TI816X_EVM_H
12
13#define CONFIG_TI81XX
14#define CONFIG_TI816X
15#define CONFIG_SYS_NO_FLASH
16#define CONFIG_OMAP
TENART Antoine7a5eb652013-07-02 12:06:00 +020017
18#define CONFIG_ARCH_CPU_INIT
19
20#include <asm/arch/omap.h>
21
22#define CONFIG_ENV_SIZE 0x2000
23#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (32 * 1024))
24#define CONFIG_SYS_LONGHELP /* undef save memory */
TENART Antoine7a5eb652013-07-02 12:06:00 +020025#define CONFIG_MACH_TYPE MACH_TYPE_TI8168EVM
26
TENART Antoine7a5eb652013-07-02 12:06:00 +020027#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
28#define CONFIG_SETUP_MEMORY_TAGS
29#define CONFIG_INITRD_TAG /* required for ramdisk support */
30
TENART Antoine7a5eb652013-07-02 12:06:00 +020031#define CONFIG_EXTRA_ENV_SETTINGS \
32 "loadaddr=0x81000000\0" \
33
34#define CONFIG_BOOTCOMMAND \
35 "mmc rescan;" \
36 "fatload mmc 0 ${loadaddr} uImage;" \
37 "bootm ${loadaddr}" \
38
39#define CONFIG_BOOTARGS "console=ttyO2,115200n8 noinitrd earlyprintk"
40
41/* Clock Defines */
42#define V_OSCK 24000000 /* Clock output from T2 */
43#define V_SCLK (V_OSCK >> 1)
44
45#define CONFIG_SYS_MAXARGS 32
46#define CONFIG_SYS_CBSIZE 512 /* console I/O buffer size */
47#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
48 + sizeof(CONFIG_SYS_PROMPT) + 16) /* print buffer size */
49#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* boot arg buffer size */
50
TENART Antoine7a5eb652013-07-02 12:06:00 +020051#define CONFIG_SYS_LOAD_ADDR 0x81000000 /* Default load address */
TENART Antoine7a5eb652013-07-02 12:06:00 +020052
53#define CONFIG_CMD_ASKEN
TENART Antoine7a5eb652013-07-02 12:06:00 +020054#define CONFIG_OMAP_GPIO
TENART Antoine7a5eb652013-07-02 12:06:00 +020055#define CONFIG_GENERIC_MMC
56#define CONFIG_OMAP_HSMMC
TENART Antoine7a5eb652013-07-02 12:06:00 +020057#define CONFIG_DOS_PARTITION
TENART Antoine7a5eb652013-07-02 12:06:00 +020058
59#define CONFIG_FS_FAT
60
61/*
62 * Only one of the following two options (DDR3/DDR2) should be enabled
63 * CONFIG_TI816X_EVM_DDR2
64 * CONFIG_TI816X_EVM_DDR3
65 */
66#define CONFIG_TI816X_EVM_DDR3
67
68/*
69 * Supported values: 400, 531, 675 or 796 MHz
70 */
71#define CONFIG_TI816X_DDR_PLL_796
72
73#define CONFIG_TI816X_USE_EMIF0 1
74#define CONFIG_TI816X_USE_EMIF1 1
75
TENART Antoine7a5eb652013-07-02 12:06:00 +020076#define CONFIG_NR_DRAM_BANKS 2 /* we have 2 banks of DRAM */
77#define PHYS_DRAM_1 0x80000000 /* DRAM Bank #1 */
78#define PHYS_DRAM_1_SIZE 0x40000000 /* 1 GB */
79#define PHYS_DRAM_2 0xC0000000 /* DRAM Bank #2 */
80#define PHYS_DRAM_2_SIZE 0x40000000 /* 1 GB */
81
82#define CONFIG_MAX_RAM_BANK_SIZE (2048 << 20) /* 2048MB */
83#define CONFIG_SYS_SDRAM_BASE PHYS_DRAM_1
84#define CONFIG_SYS_INIT_SP_ADDR (NON_SECURE_SRAM_END - \
85 GENERATED_GBL_DATA_SIZE)
86
87/**
88 * Platform/Board specific defs
89 */
90#define CONFIG_SYS_CLK_FREQ 27000000
91#define CONFIG_SYS_TIMERBASE 0x4802E000
92#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
93
94#undef CONFIG_NAND_OMAP_GPMC
95
96/*
97 * NS16550 Configuration
98 */
TENART Antoine7a5eb652013-07-02 12:06:00 +020099#define CONFIG_SYS_NS16550_SERIAL
100#define CONFIG_SYS_NS16550_REG_SIZE (-4)
101#define CONFIG_SYS_NS16550_CLK (48000000)
102#define CONFIG_SYS_NS16550_COM1 0x48024000 /* Base EVM has UART2 */
103
104#define CONFIG_BAUDRATE 115200
105
106/* allow overwriting serial config and ethaddr */
107#define CONFIG_ENV_OVERWRITE
108
109#define CONFIG_SERIAL1
110#define CONFIG_SERIAL2
111#define CONFIG_SERIAL3
112#define CONFIG_CONS_INDEX 1
TENART Antoine7a5eb652013-07-02 12:06:00 +0200113
114#define CONFIG_ENV_IS_NOWHERE
115
116/* SPL */
117/* Defines for SPL */
TENART Antoine7a5eb652013-07-02 12:06:00 +0200118#define CONFIG_SPL_FRAMEWORK
119#define CONFIG_SPL_TEXT_BASE 0x40400000
Tom Rinicfff4aa2016-08-26 13:30:43 -0400120#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
121 CONFIG_SPL_TEXT_BASE)
TENART Antoine7a5eb652013-07-02 12:06:00 +0200122
123#define CONFIG_SPL_BSS_START_ADDR 0x80000000
124#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
125
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100126#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200127#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
TENART Antoine7a5eb652013-07-02 12:06:00 +0200128
TENART Antoine7a5eb652013-07-02 12:06:00 +0200129#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000
130#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000
Tom Rini28eec372016-11-07 21:34:54 -0500131#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
TENART Antoine7a5eb652013-07-02 12:06:00 +0200132
133#define CONFIG_SPL_BOARD_INIT
134
135#define CONFIG_SYS_TEXT_BASE 0x80800000
136#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
137#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
138
139/* Since SPL did pll and ddr initialization for us,
140 * we don't need to do it twice.
141 */
142#ifndef CONFIG_SPL_BUILD
143#define CONFIG_SKIP_LOWLEVEL_INIT
144#endif
145
146/* Unsupported features */
147#undef CONFIG_USE_IRQ
148
149#endif