blob: 5788d581afae2fa95deaa54b6695a6ff862a8536 [file] [log] [blame]
Stefan Roese42fbddd2006-09-07 11:51:23 +02001/*
Stefan Roese00840322008-03-07 08:01:43 +01002 * (C) Copyright 2006-2008
Stefan Roese42fbddd2006-09-07 11:51:23 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * (C) Copyright 2006
6 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
7 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
Larry Johnsonf35b86b2008-01-18 21:49:05 -050025/*
Stefan Roese15adf442007-01-30 17:06:10 +010026 * sequoia.h - configuration for Sequoia & Rainier boards
Larry Johnsonf35b86b2008-01-18 21:49:05 -050027 */
Stefan Roese42fbddd2006-09-07 11:51:23 +020028#ifndef __CONFIG_H
29#define __CONFIG_H
30
Larry Johnsonf35b86b2008-01-18 21:49:05 -050031/*
Stefan Roese42fbddd2006-09-07 11:51:23 +020032 * High Level Configuration Options
Larry Johnsonf35b86b2008-01-18 21:49:05 -050033 */
Stefan Roese15adf442007-01-30 17:06:10 +010034/* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */
Stefan Roesebe6729c2006-09-13 13:51:58 +020035#ifndef CONFIG_RAINIER
Larry Johnsonf35b86b2008-01-18 21:49:05 -050036#define CONFIG_440EPX 1 /* Specific PPC440EPx */
Stefan Roesecfe58022008-06-06 15:55:21 +020037#define CONFIG_HOSTNAME sequoia
Stefan Roesebe6729c2006-09-13 13:51:58 +020038#else
Larry Johnsonf35b86b2008-01-18 21:49:05 -050039#define CONFIG_440GRX 1 /* Specific PPC440GRx */
Stefan Roesecfe58022008-06-06 15:55:21 +020040#define CONFIG_HOSTNAME rainier
Stefan Roesebe6729c2006-09-13 13:51:58 +020041#endif
Larry Johnsonf35b86b2008-01-18 21:49:05 -050042#define CONFIG_440 1 /* ... PPC440 family */
43#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roesecfe58022008-06-06 15:55:21 +020044
45/*
46 * Include common defines/options for all AMCC eval boards
47 */
48#include "amcc-common.h"
49
Jeffrey Mann7aa1bb22007-05-05 08:32:14 +020050/* Detect Sequoia PLL input clock automatically via CPLD bit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_CLK_FREQ ((in8(CONFIG_SYS_BCSR_BASE + 3) & 0x80) ? \
Jeffrey Mann40e77f32007-05-07 19:42:49 +020052 33333333 : 33000000)
Stefan Roese42fbddd2006-09-07 11:51:23 +020053
Anatolij Gustschin05d5eca2008-02-21 12:52:29 +010054/*
55 * Define this if you want support for video console with radeon 9200 pci card
56 * Also set TEXT_BASE to 0xFFF80000 in board/amcc/sequoia/config.mk in this case
57 */
58#undef CONFIG_VIDEO
59
60#ifdef CONFIG_VIDEO
Stefan Roesef3727512007-10-31 17:57:52 +010061/*
62 * 44x dcache supported is working now on sequoia, but we don't enable
63 * it yet since it needs further testing
64 */
Larry Johnsonf35b86b2008-01-18 21:49:05 -050065#define CONFIG_4xx_DCACHE /* enable dcache */
Stefan Roesef3727512007-10-31 17:57:52 +010066#endif
67
Larry Johnsonf35b86b2008-01-18 21:49:05 -050068#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
69#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
Stefan Roese42fbddd2006-09-07 11:51:23 +020070
Larry Johnsonf35b86b2008-01-18 21:49:05 -050071/*
72 * Base addresses -- Note these are effective addresses where the actual
73 * resources get mapped (not physical addresses).
74 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_TLB_FOR_BOOT_FLASH 0x0003
76#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
77#define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
78#define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */
79#define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
80#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
81#define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
82#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
83#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
84#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
85#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
Stefan Roese42fbddd2006-09-07 11:51:23 +020086
87/* Don't change either of these */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
Stefan Roese42fbddd2006-09-07 11:51:23 +020089
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_USB2D0_BASE 0xe0000100
91#define CONFIG_SYS_USB_DEVICE 0xe0000000
92#define CONFIG_SYS_USB_HOST 0xe0000400
93#define CONFIG_SYS_BCSR_BASE 0xc0000000
Stefan Roese42fbddd2006-09-07 11:51:23 +020094
Larry Johnsonf35b86b2008-01-18 21:49:05 -050095/*
Stefan Roese42fbddd2006-09-07 11:51:23 +020096 * Initial RAM & stack pointer
Larry Johnsonf35b86b2008-01-18 21:49:05 -050097 */
Stefan Roese42fbddd2006-09-07 11:51:23 +020098/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
100#define CONFIG_SYS_INIT_RAM_END (4 << 10)
101#define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
102#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
103#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_POST_WORD_ADDR
Stefan Roese42fbddd2006-09-07 11:51:23 +0200104
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500105/*
Stefan Roese42fbddd2006-09-07 11:51:23 +0200106 * Serial Port
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500107 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200109/* define this if you want console on UART1 */
110#undef CONFIG_UART1_CONSOLE
111
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500112/*
Stefan Roese42fbddd2006-09-07 11:51:23 +0200113 * Environment
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500114 */
Stefan Roesec20ef322009-05-11 13:46:14 +0200115#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
116#define CONFIG_ENV_IS_IN_NAND /* use NAND for environ vars */
117#define CONFIG_ENV_IS_EMBEDDED /* use embedded environment */
118#elif defined(CONFIG_SYS_RAMBOOT)
119#define CONFIG_ENV_IS_NOWHERE /* Store env in memory only */
120#define CONFIG_ENV_SIZE (8 << 10)
121/*
122 * In RAM-booting version, we have no environment storage. So we need to
123 * provide at least preliminary MAC addresses for the 4xx EMAC driver to
124 * register the interfaces. Those two addresses are generated via the
125 * tools/gen_eth_addr tool and should only be used in a closed laboratory
126 * environment.
127 */
128#define CONFIG_ETHADDR 4a:56:49:22:3e:43
129#define CONFIG_ETH1ADDR 02:93:53:d5:06:98
Stefan Roese42fbddd2006-09-07 11:51:23 +0200130#else
Stefan Roesec20ef322009-05-11 13:46:14 +0200131#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environ vars */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200132#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200133
Stefan Roesec20ef322009-05-11 13:46:14 +0200134#if defined(CONFIG_CMD_FLASH)
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500135/*
Stefan Roese42fbddd2006-09-07 11:51:23 +0200136 * FLASH related
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500137 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200139#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200140
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Stefan Roese42fbddd2006-09-07 11:51:23 +0200142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
144#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200145
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
147#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200148
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
150#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200151
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
153#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200154
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200155#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200156#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200158#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200159
160/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200161#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
162#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200163#endif
Stefan Roesec20ef322009-05-11 13:46:14 +0200164#endif /* CONFIG_CMD_FLASH */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200165
Stefan Roese42fbddd2006-09-07 11:51:23 +0200166/*
167 * IPL (Initial Program Loader, integrated inside CPU)
168 * Will load first 4k from NAND (SPL) into cache and execute it from there.
169 *
170 * SPL (Secondary Program Loader)
171 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
172 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
173 * controller and the NAND controller so that the special U-Boot image can be
174 * loaded from NAND to SDRAM.
175 *
176 * NUB (NAND U-Boot)
177 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
178 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
179 *
180 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
181 * set up. While still running from cache, I experienced problems accessing
182 * the NAND controller. sr - 2006-08-25
183 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
185#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
186#define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_BASE + (12 << 10)) /* Copy SPL here */
187#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
188#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from */
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500189 /* this addr */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200191
192/*
193 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
194 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
196#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) /* Size of RAM U-Boot image */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200197
198/*
199 * Now the NAND chip has to be defined (no autodetection used!)
200 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
202#define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
203#define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
204#define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
205#undef CONFIG_SYS_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200206
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_NAND_ECCSIZE 256
208#define CONFIG_SYS_NAND_ECCBYTES 3
209#define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
210#define CONFIG_SYS_NAND_OOBSIZE 16
211#define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
212#define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
Stefan Roese3798a6d2007-06-01 15:29:04 +0200213
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +0200214#ifdef CONFIG_ENV_IS_IN_NAND
Stefan Roesebbfcbb72006-09-12 20:19:10 +0200215/*
216 * For NAND booting the environment is embedded in the U-Boot image. Please take
217 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
218 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
220#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200221#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200222#endif
223
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500224/*
Stefan Roese42fbddd2006-09-07 11:51:23 +0200225 * DDR SDRAM
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500226 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */
Stefan Roesec20ef322009-05-11 13:46:14 +0200228#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) && \
229 !defined(CONFIG_SYS_RAMBOOT)
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500230#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
Stefan Roese5684da02007-01-05 10:38:05 +0100231#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
Stefan Roesea13709f2008-03-26 10:14:11 +0100233 /* 440EPx errata CHIP 11 */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200234
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500235/*
Stefan Roese42fbddd2006-09-07 11:51:23 +0200236 * I2C
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500237 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200239
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_I2C_MULTI_EEPROMS
241#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
242#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
243#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
244#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roese42fbddd2006-09-07 11:51:23 +0200245
Stefan Roeseef28e732009-10-19 16:19:36 +0200246/* I2C bootstrap EEPROM */
247#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52
248#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
249#define CONFIG_4xx_CONFIG_BLOCKSIZE 16
250
Stefan Roese42fbddd2006-09-07 11:51:23 +0200251/* I2C SYSMON (LM75, AD7414 is almost compatible) */
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500252#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
253#define CONFIG_DTT_AD7414 1 /* use AD7414 */
254#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_DTT_MAX_TEMP 70
256#define CONFIG_SYS_DTT_LOW_TEMP -30
257#define CONFIG_SYS_DTT_HYSTERESIS 3
Stefan Roese42fbddd2006-09-07 11:51:23 +0200258
Stefan Roesecfe58022008-06-06 15:55:21 +0200259/*
260 * Default environment variables
261 */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200262#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesecfe58022008-06-06 15:55:21 +0200263 CONFIG_AMCC_DEF_ENV \
264 CONFIG_AMCC_DEF_ENV_POWERPC \
265 CONFIG_AMCC_DEF_ENV_PPC_OLD \
266 CONFIG_AMCC_DEF_ENV_NOR_UPD \
267 CONFIG_AMCC_DEF_ENV_NAND_UPD \
Stefan Roese38a91762006-11-20 20:39:52 +0100268 "kernel_addr=FC000000\0" \
269 "ramdisk_addr=FC180000\0" \
Stefan Roese42fbddd2006-09-07 11:51:23 +0200270 ""
Stefan Roese42fbddd2006-09-07 11:51:23 +0200271
272#define CONFIG_M88E1111_PHY 1
273#define CONFIG_IBM_EMAC4_V4 1
Stefan Roese42fbddd2006-09-07 11:51:23 +0200274#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
275
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500276#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200277#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
278
279#define CONFIG_HAS_ETH0
Stefan Roese42fbddd2006-09-07 11:51:23 +0200280#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
281#define CONFIG_PHY1_ADDR 1
282
283/* USB */
Stefan Roesebe6729c2006-09-13 13:51:58 +0200284#ifdef CONFIG_440EPX
Matthias Fuchs12985f82007-11-09 15:37:53 +0100285#define CONFIG_USB_OHCI_NEW
Stefan Roese42fbddd2006-09-07 11:51:23 +0200286#define CONFIG_USB_STORAGE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_OHCI_BE_CONTROLLER
Matthias Fuchs12985f82007-11-09 15:37:53 +0100288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#undef CONFIG_SYS_USB_OHCI_BOARD_INIT
290#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
291#define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST
292#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
293#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Stefan Roese42fbddd2006-09-07 11:51:23 +0200294
295/* Comment this out to enable USB 1.1 device */
296#define USB_2_0_DEVICE
297
Stefan Roesebe6729c2006-09-13 13:51:58 +0200298#endif /* CONFIG_440EPX */
299
Stefan Roese42fbddd2006-09-07 11:51:23 +0200300/* Partitions */
301#define CONFIG_MAC_PARTITION
302#define CONFIG_DOS_PARTITION
303#define CONFIG_ISO_PARTITION
304
Jon Loeliger49851be2007-07-04 22:33:30 -0500305/*
Stefan Roesecfe58022008-06-06 15:55:21 +0200306 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500307 */
Stefan Roeseef28e732009-10-19 16:19:36 +0200308#define CONFIG_CMD_CHIP_CONFIG
Jon Loeliger49851be2007-07-04 22:33:30 -0500309#define CONFIG_CMD_DTT
Jon Loeliger49851be2007-07-04 22:33:30 -0500310#define CONFIG_CMD_FAT
Jon Loeliger49851be2007-07-04 22:33:30 -0500311#define CONFIG_CMD_NAND
Jon Loeliger49851be2007-07-04 22:33:30 -0500312#define CONFIG_CMD_PCI
Jon Loeliger49851be2007-07-04 22:33:30 -0500313#define CONFIG_CMD_SDRAM
314
315#ifdef CONFIG_440EPX
316#define CONFIG_CMD_USB
317#endif
318
Stefan Roesefa840e32007-08-16 10:18:33 +0200319#ifndef CONFIG_RAINIER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_POST_FPU_ON CONFIG_SYS_POST_FPU
Stefan Roesefa840e32007-08-16 10:18:33 +0200321#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_POST_FPU_ON 0
Stefan Roesefa840e32007-08-16 10:18:33 +0200323#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200324
Stefan Roese376ec7c2009-04-15 14:06:26 +0200325/*
326 * Don't run the memory POST on the NAND-booting version. It will
327 * overwrite part of the U-Boot image which is already loaded from NAND
328 * to SDRAM.
329 */
Stefan Roesec20ef322009-05-11 13:46:14 +0200330#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_SYS_RAMBOOT)
Stefan Roese376ec7c2009-04-15 14:06:26 +0200331#define CONFIG_SYS_POST_MEMORY_ON 0
332#else
333#define CONFIG_SYS_POST_MEMORY_ON CONFIG_SYS_POST_MEMORY
334#endif
335
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400336/* POST support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
338 CONFIG_SYS_POST_CPU | \
339 CONFIG_SYS_POST_ETHER | \
Stefan Roese376ec7c2009-04-15 14:06:26 +0200340 CONFIG_SYS_POST_FPU_ON | \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341 CONFIG_SYS_POST_I2C | \
Stefan Roese376ec7c2009-04-15 14:06:26 +0200342 CONFIG_SYS_POST_MEMORY_ON | \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343 CONFIG_SYS_POST_SPR | \
344 CONFIG_SYS_POST_UART)
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400345
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346#define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400347#define CONFIG_LOGBUFFER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400349
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200350#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400351
Stefan Roese42fbddd2006-09-07 11:51:23 +0200352#define CONFIG_SUPPORT_VFAT
353
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500354/*
Stefan Roese42fbddd2006-09-07 11:51:23 +0200355 * PCI stuff
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500356 */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200357/* General PCI */
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500358#define CONFIG_PCI /* include pci support */
359#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500361#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to */
363 /* CONFIG_SYS_PCI_MEMBASE */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200364/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365#define CONFIG_SYS_PCI_TARGET_INIT
366#define CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese5d8033e2009-11-12 16:41:09 +0100367#define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ
Stefan Roese42fbddd2006-09-07 11:51:23 +0200368
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200369#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
370#define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200371
372/*
Stefan Roese42fbddd2006-09-07 11:51:23 +0200373 * External Bus Controller (EBC) Setup
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500374 */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200375
376/*
377 * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
378 */
Stefan Roesec20ef322009-05-11 13:46:14 +0200379#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) && \
380 !defined(CONFIG_SYS_RAMBOOT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_NAND_CS 3 /* NAND chip connected to CSx */
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500382/* Memory Bank 0 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_EBC_PB0AP 0x03017200
384#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200385
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500386/* Memory Bank 3 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_EBC_PB3AP 0x018003c0
388#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200389#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500391/* Memory Bank 3 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200392#define CONFIG_SYS_EBC_PB3AP 0x03017200
393#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_FLASH_BASE | 0xda000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200394
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500395/* Memory Bank 0 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200396#define CONFIG_SYS_EBC_PB0AP 0x018003c0
397#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200398#endif
399
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500400/* Memory Bank 2 (CPLD) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200401#define CONFIG_SYS_EBC_PB2AP 0x24814580
402#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_BCSR_BASE | 0x38000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200403
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_BCSR5_PCI66EN 0x80
Stefan Roesefa257472007-10-15 11:29:33 +0200405
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500406/*
Stefan Roese3cdd3fd2006-10-20 14:28:52 +0200407 * NAND FLASH
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500408 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200409#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200410#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
411#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roese3cdd3fd2006-10-20 14:28:52 +0200412
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500413/*
Lawrence R. Johnson1e8db032008-01-04 02:11:56 -0500414 * PPC440 GPIO Configuration
415 */
416/* test-only: take GPIO init from pcs440ep ???? in config file */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200417#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
Lawrence R. Johnson1e8db032008-01-04 02:11:56 -0500418{ \
419/* GPIO Core 0 */ \
420{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
421{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
422{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
423{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
424{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
425{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
426{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
427{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
428{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
429{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
430{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
431{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
432{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
433{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
434{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO14 */ \
435{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \
436{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4) */ \
437{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5) */ \
438{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6) */ \
439{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7) */ \
440{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
441{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
442{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
443{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
444{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2) */ \
445{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3) */ \
446{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
447{GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
448{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO28 USB2D_TXVALID */ \
449{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
450{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
451{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
452}, \
453{ \
454/* GPIO Core 1 */ \
455{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
456{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
Steven A. Falco7bf9cc62008-08-06 15:42:52 -0400457{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO34 UART0_8PIN_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
458{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
459{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO36 UART0_CTS_N EBC_DATA(0) UART3_SIN*/ \
460{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
461{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_8PIN_DTR_N UART1_SOUT */ \
462{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_8PIN_RI_N UART1_SIN */ \
Lawrence R. Johnson1e8db032008-01-04 02:11:56 -0500463{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
464{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
465{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
466{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
467{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
468{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
469{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
470{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
471{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
472{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
473{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
474{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
475{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
476{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
477{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
478{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
479{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
480{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
481{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
482{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
483{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
484{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
485{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
486{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
487} \
488}
489
Anatolij Gustschin05d5eca2008-02-21 12:52:29 +0100490#ifdef CONFIG_VIDEO
491#define CONFIG_BIOSEMU /* x86 bios emulator for vga bios */
492#define CONFIG_ATI_RADEON_FB /* use radeon framebuffer driver */
493#define VIDEO_IO_OFFSET 0xe8000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200494#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Anatolij Gustschin05d5eca2008-02-21 12:52:29 +0100495#define CONFIG_VIDEO_SW_CURSOR
496#define CONFIG_VIDEO_LOGO
497#define CONFIG_CFB_CONSOLE
498#define CONFIG_SPLASH_SCREEN
499#define CONFIG_VGA_AS_SINGLE_DEVICE
500#define CONFIG_CMD_BMP
501#endif
502
Larry Johnsonf35b86b2008-01-18 21:49:05 -0500503#endif /* __CONFIG_H */