blob: e41f36cdd2f79b5d150d7ded3d09b74538136378 [file] [log] [blame]
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -05001/*
Alison Wang8d8dac92012-03-26 21:49:08 +00002 * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -05003 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -05006 */
7
8/*
9 * PCI Configuration space access support
10 */
11#include <common.h>
12#include <pci.h>
13#include <asm/io.h>
14#include <asm/immap.h>
15
16#if defined(CONFIG_PCI)
17/* System RAM mapped over PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020018#define CONFIG_SYS_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
19#define CONFIG_SYS_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
20#define CONFIG_SYS_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050021
22#define cfg_read(val, addr, type, op) *val = op((type)(addr));
23#define cfg_write(val, addr, type, op) op((type *)(addr), (val));
24
25#define PCI_OP(rw, size, type, op, mask) \
26int pci_##rw##_cfg_##size(struct pci_controller *hose, \
27 pci_dev_t dev, int offset, type val) \
28{ \
29 u32 addr = 0; \
30 u16 cfg_type = 0; \
31 addr = ((offset & 0xfc) | cfg_type | (dev) | 0x80000000); \
32 out_be32(hose->cfg_addr, addr); \
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050033 cfg_##rw(val, hose->cfg_data + (offset & mask), type, op); \
34 out_be32(hose->cfg_addr, addr & 0x7fffffff); \
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050035 return 0; \
36}
37
38PCI_OP(read, byte, u8 *, in_8, 3)
39PCI_OP(read, word, u16 *, in_le16, 2)
TsiChungLiew3b790502008-01-14 17:11:47 -060040PCI_OP(read, dword, u32 *, in_le32, 0)
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050041PCI_OP(write, byte, u8, out_8, 3)
42PCI_OP(write, word, u16, out_le16, 2)
43PCI_OP(write, dword, u32, out_le32, 0)
44
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050045void pci_mcf5445x_init(struct pci_controller *hose)
46{
Alison Wang8d8dac92012-03-26 21:49:08 +000047 pci_t *pci = (pci_t *)MMAP_PCI;
48 pciarb_t *pciarb = (pciarb_t *)MMAP_PCIARB;
49 gpio_t *gpio = (gpio_t *) MMAP_GPIO;
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050050 u32 barEn = 0;
51
Alison Wang8d8dac92012-03-26 21:49:08 +000052 out_be32(&pciarb->acr, 0x001f001f);
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050053
54 /* Set PCIGNT1, PCIREQ1, PCIREQ0/PCIGNTIN, PCIGNT0/PCIREQOUT,
55 PCIREQ2, PCIGNT2 */
Alison Wang8d8dac92012-03-26 21:49:08 +000056 out_be16(&gpio->par_pci,
57 GPIO_PAR_PCI_GNT3_GNT3 | GPIO_PAR_PCI_GNT2 |
58 GPIO_PAR_PCI_GNT1 | GPIO_PAR_PCI_GNT0 |
59 GPIO_PAR_PCI_REQ3_REQ3 | GPIO_PAR_PCI_REQ2 |
60 GPIO_PAR_PCI_REQ1 | GPIO_PAR_PCI_REQ0);
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050061
TsiChungLiew3b790502008-01-14 17:11:47 -060062 /* Assert reset bit */
Alison Wang8d8dac92012-03-26 21:49:08 +000063 setbits_be32(&pci->gscr, PCI_GSCR_PR);
TsiChungLiew3b790502008-01-14 17:11:47 -060064
Alison Wang8d8dac92012-03-26 21:49:08 +000065 setbits_be32(&pci->tcr1, PCI_TCR1_P);
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050066
67 /* Initiator windows */
Alison Wang8d8dac92012-03-26 21:49:08 +000068 out_be32(&pci->iw0btar,
69 CONFIG_SYS_PCI_MEM_PHYS | (CONFIG_SYS_PCI_MEM_PHYS >> 16));
70 out_be32(&pci->iw1btar,
71 CONFIG_SYS_PCI_IO_PHYS | (CONFIG_SYS_PCI_IO_PHYS >> 16));
72 out_be32(&pci->iw2btar,
73 CONFIG_SYS_PCI_CFG_PHYS | (CONFIG_SYS_PCI_CFG_PHYS >> 16));
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050074
Alison Wang8d8dac92012-03-26 21:49:08 +000075 out_be32(&pci->iwcr,
76 PCI_IWCR_W0C_EN | PCI_IWCR_W1C_EN | PCI_IWCR_W1C_IO |
77 PCI_IWCR_W2C_EN | PCI_IWCR_W2C_IO);
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050078
Alison Wang8d8dac92012-03-26 21:49:08 +000079 out_be32(&pci->icr, 0);
TsiChungLiew3b790502008-01-14 17:11:47 -060080
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050081 /* Enable bus master and mem access */
Alison Wang8d8dac92012-03-26 21:49:08 +000082 out_be32(&pci->scr, PCI_SCR_B | PCI_SCR_M);
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050083
84 /* Cache line size and master latency */
Alison Wang8d8dac92012-03-26 21:49:08 +000085 out_be32(&pci->cr1, PCI_CR1_CLS(8) | PCI_CR1_LTMR(0xF8));
86 out_be32(&pci->cr2, 0);
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050087
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#ifdef CONFIG_SYS_PCI_BAR0
Alison Wang8d8dac92012-03-26 21:49:08 +000089 out_be32(&pci->bar0, PCI_BAR_BAR0(CONFIG_SYS_PCI_BAR0));
90 out_be32(&pci->tbatr0, CONFIG_SYS_PCI_TBATR0 | PCI_TBATR_EN);
TsiChungLiew3b790502008-01-14 17:11:47 -060091 barEn |= PCI_TCR2_B0E;
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050092#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#ifdef CONFIG_SYS_PCI_BAR1
Alison Wang8d8dac92012-03-26 21:49:08 +000094 out_be32(&pci->bar1, PCI_BAR_BAR1(CONFIG_SYS_PCI_BAR1));
95 out_be32(&pci->tbatr1, CONFIG_SYS_PCI_TBATR1 | PCI_TBATR_EN);
TsiChungLiew3b790502008-01-14 17:11:47 -060096 barEn |= PCI_TCR2_B1E;
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -050097#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#ifdef CONFIG_SYS_PCI_BAR2
Alison Wang8d8dac92012-03-26 21:49:08 +000099 out_be32(&pci->bar2, PCI_BAR_BAR2(CONFIG_SYS_PCI_BAR2));
100 out_be32(&pci->tbatr2, CONFIG_SYS_PCI_TBATR2 | PCI_TBATR_EN);
TsiChungLiew3b790502008-01-14 17:11:47 -0600101 barEn |= PCI_TCR2_B2E;
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -0500102#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#ifdef CONFIG_SYS_PCI_BAR3
Alison Wang8d8dac92012-03-26 21:49:08 +0000104 out_be32(&pci->bar3, PCI_BAR_BAR3(CONFIG_SYS_PCI_BAR3));
105 out_be32(&pci->tbatr3, CONFIG_SYS_PCI_TBATR3 | PCI_TBATR_EN);
TsiChungLiew3b790502008-01-14 17:11:47 -0600106 barEn |= PCI_TCR2_B3E;
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -0500107#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#ifdef CONFIG_SYS_PCI_BAR4
Alison Wang8d8dac92012-03-26 21:49:08 +0000109 out_be32(&pci->bar4, PCI_BAR_BAR4(CONFIG_SYS_PCI_BAR4));
110 out_be32(&pci->tbatr4, CONFIG_SYS_PCI_TBATR4 | PCI_TBATR_EN);
TsiChungLiew3b790502008-01-14 17:11:47 -0600111 barEn |= PCI_TCR2_B4E;
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -0500112#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#ifdef CONFIG_SYS_PCI_BAR5
Alison Wang8d8dac92012-03-26 21:49:08 +0000114 out_be32(&pci->bar5, PCI_BAR_BAR5(CONFIG_SYS_PCI_BAR5));
115 out_be32(&pci->tbatr5, CONFIG_SYS_PCI_TBATR5 | PCI_TBATR_EN);
TsiChungLiew3b790502008-01-14 17:11:47 -0600116 barEn |= PCI_TCR2_B5E;
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -0500117#endif
118
Alison Wang8d8dac92012-03-26 21:49:08 +0000119 out_be32(&pci->tcr2, barEn);
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -0500120
121 /* Deassert reset bit */
Alison Wang8d8dac92012-03-26 21:49:08 +0000122 clrbits_be32(&pci->gscr, PCI_GSCR_PR);
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -0500123 udelay(1000);
124
125 /* Enable PCI bus master support */
126 hose->first_busno = 0;
127 hose->last_busno = 0xff;
128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129 pci_set_region(hose->regions + 0, CONFIG_SYS_PCI_MEM_BUS, CONFIG_SYS_PCI_MEM_PHYS,
130 CONFIG_SYS_PCI_MEM_SIZE, PCI_REGION_MEM);
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -0500131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132 pci_set_region(hose->regions + 1, CONFIG_SYS_PCI_IO_BUS, CONFIG_SYS_PCI_IO_PHYS,
133 CONFIG_SYS_PCI_IO_SIZE, PCI_REGION_IO);
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -0500134
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135 pci_set_region(hose->regions + 2, CONFIG_SYS_PCI_SYS_MEM_BUS,
136 CONFIG_SYS_PCI_SYS_MEM_PHYS, CONFIG_SYS_PCI_SYS_MEM_SIZE,
Kumar Galaefa1f1d2009-02-06 09:49:31 -0600137 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -0500138
139 hose->region_count = 3;
140
141 hose->cfg_addr = &(pci->car);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142 hose->cfg_data = (volatile unsigned char *)CONFIG_SYS_PCI_CFG_BUS;
TsiChungLiewfc3ca3b2007-08-16 15:05:11 -0500143
144 pci_set_ops(hose, pci_read_cfg_byte, pci_read_cfg_word,
145 pci_read_cfg_dword, pci_write_cfg_byte, pci_write_cfg_word,
146 pci_write_cfg_dword);
147
148 /* Hose scan */
149 pci_register_hose(hose);
150 hose->last_busno = pci_hose_scan(hose);
151}
152#endif /* CONFIG_PCI */