blob: 3cdfd366ab8b84aed950de11b392b055a34375e1 [file] [log] [blame]
Hans-Christian Egtvedt9b4381b2008-05-16 11:10:32 +02001/*
2 * Copyright (C) 2007 Atmel Corporation
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Hans-Christian Egtvedt9b4381b2008-05-16 11:10:32 +02005 */
6#include <common.h>
Wenyou Yangda8ee982016-10-28 14:17:49 +08007#include <clk.h>
8#include <dm.h>
9#include <fdtdec.h>
Hans-Christian Egtvedt9b4381b2008-05-16 11:10:32 +020010#include <spi.h>
11#include <malloc.h>
Wenyou Yangda8ee982016-10-28 14:17:49 +080012#include <wait_bit.h>
Hans-Christian Egtvedt9b4381b2008-05-16 11:10:32 +020013
14#include <asm/io.h>
15
16#include <asm/arch/clk.h>
Reinhard Meyer7f619cb2010-11-03 16:32:56 +010017#include <asm/arch/hardware.h>
Wenyou Yangda8ee982016-10-28 14:17:49 +080018#ifdef CONFIG_DM_SPI
19#include <asm/arch/at91_spi.h>
20#endif
21#ifdef CONFIG_DM_GPIO
22#include <asm/gpio.h>
23#endif
Hans-Christian Egtvedt9b4381b2008-05-16 11:10:32 +020024
Tom Rini2981c4a2018-04-07 09:15:06 -040025#include "atmel_spi.h"
Jagan Tekic5364d72018-03-14 18:46:43 +053026
Tom Rini2981c4a2018-04-07 09:15:06 -040027DECLARE_GLOBAL_DATA_PTR;
Jagan Tekic5364d72018-03-14 18:46:43 +053028
Tom Rinib02a3cc2018-04-07 09:15:50 -040029#ifndef CONFIG_DM_SPI
30
31static int spi_has_wdrbt(struct atmel_spi_slave *slave)
32{
33 unsigned int ver;
34
35 ver = spi_readl(slave, VERSION);
36
37 return (ATMEL_SPI_VERSION_REV(ver) >= 0x210);
38}
39
40void spi_init()
41{
42
43}
44
45struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
46 unsigned int max_hz, unsigned int mode)
47{
48 struct atmel_spi_slave *as;
49 unsigned int scbr;
50 u32 csrx;
51 void *regs;
52
53 if (!spi_cs_is_valid(bus, cs))
54 return NULL;
55
56 switch (bus) {
57 case 0:
58 regs = (void *)ATMEL_BASE_SPI0;
59 break;
60#ifdef ATMEL_BASE_SPI1
61 case 1:
62 regs = (void *)ATMEL_BASE_SPI1;
63 break;
64#endif
65#ifdef ATMEL_BASE_SPI2
66 case 2:
67 regs = (void *)ATMEL_BASE_SPI2;
68 break;
69#endif
70#ifdef ATMEL_BASE_SPI3
71 case 3:
72 regs = (void *)ATMEL_BASE_SPI3;
73 break;
74#endif
75 default:
76 return NULL;
77 }
78
79
80 scbr = (get_spi_clk_rate(bus) + max_hz - 1) / max_hz;
81 if (scbr > ATMEL_SPI_CSRx_SCBR_MAX)
82 /* Too low max SCK rate */
83 return NULL;
84 if (scbr < 1)
85 scbr = 1;
86
87 csrx = ATMEL_SPI_CSRx_SCBR(scbr);
88 csrx |= ATMEL_SPI_CSRx_BITS(ATMEL_SPI_BITS_8);
89 if (!(mode & SPI_CPHA))
90 csrx |= ATMEL_SPI_CSRx_NCPHA;
91 if (mode & SPI_CPOL)
92 csrx |= ATMEL_SPI_CSRx_CPOL;
93
94 as = spi_alloc_slave(struct atmel_spi_slave, bus, cs);
95 if (!as)
96 return NULL;
97
98 as->regs = regs;
99 as->mr = ATMEL_SPI_MR_MSTR | ATMEL_SPI_MR_MODFDIS
100 | ATMEL_SPI_MR_PCS(~(1 << cs) & 0xf);
101 if (spi_has_wdrbt(as))
102 as->mr |= ATMEL_SPI_MR_WDRBT;
103
104 spi_writel(as, CSR(cs), csrx);
105
106 return &as->slave;
107}
108
109void spi_free_slave(struct spi_slave *slave)
110{
111 struct atmel_spi_slave *as = to_atmel_spi(slave);
112
113 free(as);
114}
115
116int spi_claim_bus(struct spi_slave *slave)
117{
118 struct atmel_spi_slave *as = to_atmel_spi(slave);
119
120 /* Enable the SPI hardware */
121 spi_writel(as, CR, ATMEL_SPI_CR_SPIEN);
122
123 /*
124 * Select the slave. This should set SCK to the correct
125 * initial state, etc.
126 */
127 spi_writel(as, MR, as->mr);
128
129 return 0;
130}
131
132void spi_release_bus(struct spi_slave *slave)
133{
134 struct atmel_spi_slave *as = to_atmel_spi(slave);
135
136 /* Disable the SPI hardware */
137 spi_writel(as, CR, ATMEL_SPI_CR_SPIDIS);
138}
139
140int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
141 const void *dout, void *din, unsigned long flags)
142{
143 struct atmel_spi_slave *as = to_atmel_spi(slave);
144 unsigned int len_tx;
145 unsigned int len_rx;
146 unsigned int len;
147 u32 status;
148 const u8 *txp = dout;
149 u8 *rxp = din;
150 u8 value;
151
152 if (bitlen == 0)
153 /* Finish any previously submitted transfers */
154 goto out;
155
156 /*
157 * TODO: The controller can do non-multiple-of-8 bit
158 * transfers, but this driver currently doesn't support it.
159 *
160 * It's also not clear how such transfers are supposed to be
161 * represented as a stream of bytes...this is a limitation of
162 * the current SPI interface.
163 */
164 if (bitlen % 8) {
165 /* Errors always terminate an ongoing transfer */
166 flags |= SPI_XFER_END;
167 goto out;
168 }
169
170 len = bitlen / 8;
171
172 /*
173 * The controller can do automatic CS control, but it is
174 * somewhat quirky, and it doesn't really buy us much anyway
175 * in the context of U-Boot.
176 */
177 if (flags & SPI_XFER_BEGIN) {
178 spi_cs_activate(slave);
179 /*
180 * sometimes the RDR is not empty when we get here,
181 * in theory that should not happen, but it DOES happen.
182 * Read it here to be on the safe side.
183 * That also clears the OVRES flag. Required if the
184 * following loop exits due to OVRES!
185 */
186 spi_readl(as, RDR);
187 }
188
189 for (len_tx = 0, len_rx = 0; len_rx < len; ) {
190 status = spi_readl(as, SR);
191
192 if (status & ATMEL_SPI_SR_OVRES)
193 return -1;
194
195 if (len_tx < len && (status & ATMEL_SPI_SR_TDRE)) {
196 if (txp)
197 value = *txp++;
198 else
199 value = 0;
200 spi_writel(as, TDR, value);
201 len_tx++;
202 }
203 if (status & ATMEL_SPI_SR_RDRF) {
204 value = spi_readl(as, RDR);
205 if (rxp)
206 *rxp++ = value;
207 len_rx++;
208 }
209 }
210
211out:
212 if (flags & SPI_XFER_END) {
213 /*
214 * Wait until the transfer is completely done before
215 * we deactivate CS.
216 */
217 do {
218 status = spi_readl(as, SR);
219 } while (!(status & ATMEL_SPI_SR_TXEMPTY));
220
221 spi_cs_deactivate(slave);
222 }
223
224 return 0;
225}
226
227#else
228
Tom Rini2981c4a2018-04-07 09:15:06 -0400229#define MAX_CS_COUNT 4
Wenyou Yangda8ee982016-10-28 14:17:49 +0800230
231struct atmel_spi_platdata {
232 struct at91_spi *regs;
233};
234
235struct atmel_spi_priv {
236 unsigned int freq; /* Default frequency */
237 unsigned int mode;
238 ulong bus_clk_rate;
Jagan Teki54036532018-03-14 18:46:31 +0530239#ifdef CONFIG_DM_GPIO
Wenyou Yangda8ee982016-10-28 14:17:49 +0800240 struct gpio_desc cs_gpios[MAX_CS_COUNT];
Jagan Teki54036532018-03-14 18:46:31 +0530241#endif
Wenyou Yangda8ee982016-10-28 14:17:49 +0800242};
243
244static int atmel_spi_claim_bus(struct udevice *dev)
245{
246 struct udevice *bus = dev_get_parent(dev);
247 struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
248 struct atmel_spi_priv *priv = dev_get_priv(bus);
249 struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
250 struct at91_spi *reg_base = bus_plat->regs;
251 u32 cs = slave_plat->cs;
252 u32 freq = priv->freq;
253 u32 scbr, csrx, mode;
254
255 scbr = (priv->bus_clk_rate + freq - 1) / freq;
Tom Rini2981c4a2018-04-07 09:15:06 -0400256 if (scbr > ATMEL_SPI_CSRx_SCBR_MAX)
Wenyou Yangda8ee982016-10-28 14:17:49 +0800257 return -EINVAL;
258
259 if (scbr < 1)
260 scbr = 1;
261
Tom Rini2981c4a2018-04-07 09:15:06 -0400262 csrx = ATMEL_SPI_CSRx_SCBR(scbr);
263 csrx |= ATMEL_SPI_CSRx_BITS(ATMEL_SPI_BITS_8);
Wenyou Yangda8ee982016-10-28 14:17:49 +0800264
265 if (!(priv->mode & SPI_CPHA))
Tom Rini2981c4a2018-04-07 09:15:06 -0400266 csrx |= ATMEL_SPI_CSRx_NCPHA;
Wenyou Yangda8ee982016-10-28 14:17:49 +0800267 if (priv->mode & SPI_CPOL)
Tom Rini2981c4a2018-04-07 09:15:06 -0400268 csrx |= ATMEL_SPI_CSRx_CPOL;
Wenyou Yangda8ee982016-10-28 14:17:49 +0800269
270 writel(csrx, &reg_base->csr[cs]);
271
272 mode = ATMEL_SPI_MR_MSTR |
273 ATMEL_SPI_MR_MODFDIS |
274 ATMEL_SPI_MR_WDRBT |
275 ATMEL_SPI_MR_PCS(~(1 << cs));
276
277 writel(mode, &reg_base->mr);
278
279 writel(ATMEL_SPI_CR_SPIEN, &reg_base->cr);
280
281 return 0;
282}
283
284static int atmel_spi_release_bus(struct udevice *dev)
285{
286 struct udevice *bus = dev_get_parent(dev);
287 struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
288
289 writel(ATMEL_SPI_CR_SPIDIS, &bus_plat->regs->cr);
290
291 return 0;
292}
293
294static void atmel_spi_cs_activate(struct udevice *dev)
295{
Jagan Teki54036532018-03-14 18:46:31 +0530296#ifdef CONFIG_DM_GPIO
Wenyou Yangda8ee982016-10-28 14:17:49 +0800297 struct udevice *bus = dev_get_parent(dev);
298 struct atmel_spi_priv *priv = dev_get_priv(bus);
299 struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
300 u32 cs = slave_plat->cs;
301
Wenyou Yang530fa312017-04-07 15:14:46 +0800302 if (!dm_gpio_is_valid(&priv->cs_gpios[cs]))
303 return;
304
Wenyou Yangda8ee982016-10-28 14:17:49 +0800305 dm_gpio_set_value(&priv->cs_gpios[cs], 0);
Jagan Teki54036532018-03-14 18:46:31 +0530306#endif
Wenyou Yangda8ee982016-10-28 14:17:49 +0800307}
308
309static void atmel_spi_cs_deactivate(struct udevice *dev)
310{
Jagan Teki54036532018-03-14 18:46:31 +0530311#ifdef CONFIG_DM_GPIO
Wenyou Yangda8ee982016-10-28 14:17:49 +0800312 struct udevice *bus = dev_get_parent(dev);
313 struct atmel_spi_priv *priv = dev_get_priv(bus);
314 struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
315 u32 cs = slave_plat->cs;
316
Wenyou Yang530fa312017-04-07 15:14:46 +0800317 if (!dm_gpio_is_valid(&priv->cs_gpios[cs]))
318 return;
319
Wenyou Yangda8ee982016-10-28 14:17:49 +0800320 dm_gpio_set_value(&priv->cs_gpios[cs], 1);
Jagan Teki54036532018-03-14 18:46:31 +0530321#endif
Wenyou Yangda8ee982016-10-28 14:17:49 +0800322}
323
324static int atmel_spi_xfer(struct udevice *dev, unsigned int bitlen,
325 const void *dout, void *din, unsigned long flags)
326{
327 struct udevice *bus = dev_get_parent(dev);
328 struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
329 struct at91_spi *reg_base = bus_plat->regs;
330
331 u32 len_tx, len_rx, len;
332 u32 status;
333 const u8 *txp = dout;
334 u8 *rxp = din;
335 u8 value;
336
337 if (bitlen == 0)
338 goto out;
339
340 /*
341 * The controller can do non-multiple-of-8 bit
342 * transfers, but this driver currently doesn't support it.
343 *
344 * It's also not clear how such transfers are supposed to be
345 * represented as a stream of bytes...this is a limitation of
346 * the current SPI interface.
347 */
348 if (bitlen % 8) {
349 /* Errors always terminate an ongoing transfer */
350 flags |= SPI_XFER_END;
351 goto out;
352 }
353
354 len = bitlen / 8;
355
356 /*
357 * The controller can do automatic CS control, but it is
358 * somewhat quirky, and it doesn't really buy us much anyway
359 * in the context of U-Boot.
360 */
361 if (flags & SPI_XFER_BEGIN) {
362 atmel_spi_cs_activate(dev);
363
364 /*
365 * sometimes the RDR is not empty when we get here,
366 * in theory that should not happen, but it DOES happen.
367 * Read it here to be on the safe side.
368 * That also clears the OVRES flag. Required if the
369 * following loop exits due to OVRES!
370 */
371 readl(&reg_base->rdr);
372 }
373
374 for (len_tx = 0, len_rx = 0; len_rx < len; ) {
375 status = readl(&reg_base->sr);
376
377 if (status & ATMEL_SPI_SR_OVRES)
378 return -1;
379
380 if ((len_tx < len) && (status & ATMEL_SPI_SR_TDRE)) {
381 if (txp)
382 value = *txp++;
383 else
384 value = 0;
385 writel(value, &reg_base->tdr);
386 len_tx++;
387 }
388
389 if (status & ATMEL_SPI_SR_RDRF) {
390 value = readl(&reg_base->rdr);
391 if (rxp)
392 *rxp++ = value;
393 len_rx++;
394 }
395 }
396
397out:
398 if (flags & SPI_XFER_END) {
399 /*
400 * Wait until the transfer is completely done before
401 * we deactivate CS.
402 */
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100403 wait_for_bit_le32(&reg_base->sr,
404 ATMEL_SPI_SR_TXEMPTY, true, 1000, false);
Wenyou Yangda8ee982016-10-28 14:17:49 +0800405
406 atmel_spi_cs_deactivate(dev);
407 }
408
Hans-Christian Egtvedt9b4381b2008-05-16 11:10:32 +0200409 return 0;
410}
Wenyou Yangda8ee982016-10-28 14:17:49 +0800411
412static int atmel_spi_set_speed(struct udevice *bus, uint speed)
413{
414 struct atmel_spi_priv *priv = dev_get_priv(bus);
415
416 priv->freq = speed;
417
418 return 0;
419}
420
421static int atmel_spi_set_mode(struct udevice *bus, uint mode)
422{
423 struct atmel_spi_priv *priv = dev_get_priv(bus);
424
425 priv->mode = mode;
426
427 return 0;
428}
429
430static const struct dm_spi_ops atmel_spi_ops = {
431 .claim_bus = atmel_spi_claim_bus,
432 .release_bus = atmel_spi_release_bus,
433 .xfer = atmel_spi_xfer,
434 .set_speed = atmel_spi_set_speed,
435 .set_mode = atmel_spi_set_mode,
436 /*
437 * cs_info is not needed, since we require all chip selects to be
438 * in the device tree explicitly
439 */
440};
441
442static int atmel_spi_enable_clk(struct udevice *bus)
443{
444 struct atmel_spi_priv *priv = dev_get_priv(bus);
445 struct clk clk;
446 ulong clk_rate;
447 int ret;
448
449 ret = clk_get_by_index(bus, 0, &clk);
450 if (ret)
451 return -EINVAL;
452
453 ret = clk_enable(&clk);
454 if (ret)
455 return ret;
456
457 clk_rate = clk_get_rate(&clk);
458 if (!clk_rate)
459 return -EINVAL;
460
461 priv->bus_clk_rate = clk_rate;
462
463 clk_free(&clk);
464
465 return 0;
466}
467
468static int atmel_spi_probe(struct udevice *bus)
469{
470 struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
Jagan Teki54036532018-03-14 18:46:31 +0530471 int ret;
Wenyou Yangda8ee982016-10-28 14:17:49 +0800472
473 ret = atmel_spi_enable_clk(bus);
474 if (ret)
475 return ret;
476
Simon Glassba1dea42017-05-17 17:18:05 -0600477 bus_plat->regs = (struct at91_spi *)devfdt_get_addr(bus);
Wenyou Yangda8ee982016-10-28 14:17:49 +0800478
Jagan Teki54036532018-03-14 18:46:31 +0530479#ifdef CONFIG_DM_GPIO
480 struct atmel_spi_priv *priv = dev_get_priv(bus);
481 int i;
482
Wenyou Yangda8ee982016-10-28 14:17:49 +0800483 ret = gpio_request_list_by_name(bus, "cs-gpios", priv->cs_gpios,
484 ARRAY_SIZE(priv->cs_gpios), 0);
485 if (ret < 0) {
Masahiro Yamada81e10422017-09-16 14:10:41 +0900486 pr_err("Can't get %s gpios! Error: %d", bus->name, ret);
Wenyou Yangda8ee982016-10-28 14:17:49 +0800487 return ret;
488 }
489
Tom Rini2981c4a2018-04-07 09:15:06 -0400490 for(i = 0; i < ARRAY_SIZE(priv->cs_gpios); i++) {
Wenyou Yang530fa312017-04-07 15:14:46 +0800491 if (!dm_gpio_is_valid(&priv->cs_gpios[i]))
492 continue;
493
Wenyou Yangda8ee982016-10-28 14:17:49 +0800494 dm_gpio_set_dir_flags(&priv->cs_gpios[i],
495 GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
496 }
Jagan Teki54036532018-03-14 18:46:31 +0530497#endif
Wenyou Yangda8ee982016-10-28 14:17:49 +0800498
499 writel(ATMEL_SPI_CR_SWRST, &bus_plat->regs->cr);
500
501 return 0;
502}
503
504static const struct udevice_id atmel_spi_ids[] = {
505 { .compatible = "atmel,at91rm9200-spi" },
506 { }
507};
508
509U_BOOT_DRIVER(atmel_spi) = {
510 .name = "atmel_spi",
511 .id = UCLASS_SPI,
512 .of_match = atmel_spi_ids,
513 .ops = &atmel_spi_ops,
514 .platdata_auto_alloc_size = sizeof(struct atmel_spi_platdata),
515 .priv_auto_alloc_size = sizeof(struct atmel_spi_priv),
516 .probe = atmel_spi_probe,
517};
Tom Rinib02a3cc2018-04-07 09:15:50 -0400518#endif