blob: 3bbc42f508ceda6cdf0d62174ce08d0f214c9ea9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
TsiChungLiewae831cd2008-01-14 17:46:19 -06002/*
3 *
4 * (C) Copyright 2000-2003
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
Alison Wang8bce3ec2012-03-26 21:49:03 +00007 * (C) Copyright 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiewae831cd2008-01-14 17:46:19 -06008 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiewae831cd2008-01-14 17:46:19 -06009 */
10
11#include <common.h>
12#include <watchdog.h>
13
14#include <asm/immap.h>
Alison Wang8bce3ec2012-03-26 21:49:03 +000015#include <asm/io.h>
TsiChungLiewae831cd2008-01-14 17:46:19 -060016#include <asm/rtc.h>
Alison Wang0c6c4442012-10-21 21:27:48 +000017#include <linux/compiler.h>
TsiChungLiewae831cd2008-01-14 17:46:19 -060018
Angelo Dureghello71abddd2019-03-13 21:46:52 +010019void cfspi_port_conf(void)
20{
21 gpio_t *gpio = (gpio_t *)MMAP_GPIO;
22
23 out_8(&gpio->par_dspi,
24 GPIO_PAR_DSPI_SIN_SIN | GPIO_PAR_DSPI_SOUT_SOUT |
25 GPIO_PAR_DSPI_SCK_SCK);
26}
27
TsiChungLiewae831cd2008-01-14 17:46:19 -060028/*
29 * Breath some life into the CPU...
30 *
31 * Set up the memory map,
32 * initialize a bunch of registers,
33 * initialize the UPM's
34 */
35void cpu_init_f(void)
36{
Alison Wang8bce3ec2012-03-26 21:49:03 +000037 gpio_t *gpio = (gpio_t *) MMAP_GPIO;
Alison Wang0c6c4442012-10-21 21:27:48 +000038 fbcs_t *fbcs __maybe_unused = (fbcs_t *) MMAP_FBCS;
TsiChungLiewae831cd2008-01-14 17:46:19 -060039
TsiChung Liew39966e32008-10-21 15:37:02 +000040#if !defined(CONFIG_CF_SBF)
Alison Wang0c6c4442012-10-21 21:27:48 +000041 scm1_t *scm1 = (scm1_t *) MMAP_SCM1;
42 pll_t *pll = (pll_t *)MMAP_PLL;
43
TsiChungLiewae831cd2008-01-14 17:46:19 -060044 /* Workaround, must place before fbcs */
Alison Wang8bce3ec2012-03-26 21:49:03 +000045 out_be32(&pll->psr, 0x12);
TsiChungLiewae831cd2008-01-14 17:46:19 -060046
Alison Wang8bce3ec2012-03-26 21:49:03 +000047 out_be32(&scm1->mpr, 0x77777777);
48 out_be32(&scm1->pacra, 0);
49 out_be32(&scm1->pacrb, 0);
50 out_be32(&scm1->pacrc, 0);
51 out_be32(&scm1->pacrd, 0);
52 out_be32(&scm1->pacre, 0);
53 out_be32(&scm1->pacrf, 0);
54 out_be32(&scm1->pacrg, 0);
55 out_be32(&scm1->pacri, 0);
TsiChungLiewae831cd2008-01-14 17:46:19 -060056
TsiChung Liew39966e32008-10-21 15:37:02 +000057#if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) \
58 && defined(CONFIG_SYS_CS0_CTRL))
Alison Wang8bce3ec2012-03-26 21:49:03 +000059 out_be32(&fbcs->csar0, CONFIG_SYS_CS0_BASE);
60 out_be32(&fbcs->cscr0, CONFIG_SYS_CS0_CTRL);
61 out_be32(&fbcs->csmr0, CONFIG_SYS_CS0_MASK);
TsiChungLiewae831cd2008-01-14 17:46:19 -060062#endif
TsiChung Liew39966e32008-10-21 15:37:02 +000063#endif /* CONFIG_CF_SBF */
TsiChungLiewae831cd2008-01-14 17:46:19 -060064
TsiChung Liew39966e32008-10-21 15:37:02 +000065#if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) \
66 && defined(CONFIG_SYS_CS1_CTRL))
Alison Wang8bce3ec2012-03-26 21:49:03 +000067 out_be32(&fbcs->csar1, CONFIG_SYS_CS1_BASE);
68 out_be32(&fbcs->cscr1, CONFIG_SYS_CS1_CTRL);
69 out_be32(&fbcs->csmr1, CONFIG_SYS_CS1_MASK);
TsiChungLiewae831cd2008-01-14 17:46:19 -060070#endif
71
TsiChung Liew39966e32008-10-21 15:37:02 +000072#if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) \
73 && defined(CONFIG_SYS_CS2_CTRL))
Alison Wang8bce3ec2012-03-26 21:49:03 +000074 out_be32(&fbcs->csar2, CONFIG_SYS_CS2_BASE);
75 out_be32(&fbcs->cscr2, CONFIG_SYS_CS2_CTRL);
76 out_be32(&fbcs->csmr2, CONFIG_SYS_CS2_MASK);
TsiChungLiewae831cd2008-01-14 17:46:19 -060077#endif
78
TsiChung Liew39966e32008-10-21 15:37:02 +000079#if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) \
80 && defined(CONFIG_SYS_CS3_CTRL))
Alison Wang8bce3ec2012-03-26 21:49:03 +000081 out_be32(&fbcs->csar3, CONFIG_SYS_CS3_BASE);
82 out_be32(&fbcs->cscr3, CONFIG_SYS_CS3_CTRL);
83 out_be32(&fbcs->csmr3, CONFIG_SYS_CS3_MASK);
TsiChungLiewae831cd2008-01-14 17:46:19 -060084#endif
85
TsiChung Liew39966e32008-10-21 15:37:02 +000086#if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) \
87 && defined(CONFIG_SYS_CS4_CTRL))
Alison Wang8bce3ec2012-03-26 21:49:03 +000088 out_be32(&fbcs->csar4, CONFIG_SYS_CS4_BASE);
89 out_be32(&fbcs->cscr4, CONFIG_SYS_CS4_CTRL);
90 out_be32(&fbcs->csmr4, CONFIG_SYS_CS4_MASK);
TsiChungLiewae831cd2008-01-14 17:46:19 -060091#endif
92
TsiChung Liew39966e32008-10-21 15:37:02 +000093#if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) \
94 && defined(CONFIG_SYS_CS5_CTRL))
Alison Wang8bce3ec2012-03-26 21:49:03 +000095 out_be32(&fbcs->csar5, CONFIG_SYS_CS5_BASE);
96 out_be32(&fbcs->cscr5, CONFIG_SYS_CS5_CTRL);
97 out_be32(&fbcs->csmr5, CONFIG_SYS_CS5_MASK);
TsiChungLiewae831cd2008-01-14 17:46:19 -060098#endif
99
Heiko Schocherf2850742012-10-24 13:48:22 +0200100#ifdef CONFIG_SYS_I2C_FSL
Alison Wang8bce3ec2012-03-26 21:49:03 +0000101 out_8(&gpio->par_i2c, GPIO_PAR_I2C_SCL_SCL | GPIO_PAR_I2C_SDA_SDA);
TsiChungLiewae831cd2008-01-14 17:46:19 -0600102#endif
103
104 icache_enable();
Angelo Dureghello71abddd2019-03-13 21:46:52 +0100105
106 cfspi_port_conf();
TsiChungLiewae831cd2008-01-14 17:46:19 -0600107}
108
109/*
110 * initialize higher level parts of CPU like timers
111 */
112int cpu_init_r(void)
113{
TsiChung Liew1be9e092008-07-09 15:47:27 -0500114#ifdef CONFIG_MCFRTC
Alison Wang8bce3ec2012-03-26 21:49:03 +0000115 rtc_t *rtc = (rtc_t *)(CONFIG_SYS_MCFRTC_BASE);
116 rtcex_t *rtcex = (rtcex_t *)&rtc->extended;
TsiChungLiewae831cd2008-01-14 17:46:19 -0600117
Alison Wang8bce3ec2012-03-26 21:49:03 +0000118 out_be32(&rtcex->gocu, (CONFIG_SYS_RTC_OSCILLATOR >> 16) & 0xffff);
119 out_be32(&rtcex->gocl, CONFIG_SYS_RTC_OSCILLATOR & 0xffff);
TsiChungLiewae831cd2008-01-14 17:46:19 -0600120#endif
121
122 return (0);
123}
124
TsiChung Liewf9556a72010-03-09 19:17:52 -0600125void uart_port_conf(int port)
TsiChungLiewae831cd2008-01-14 17:46:19 -0600126{
Alison Wang8bce3ec2012-03-26 21:49:03 +0000127 gpio_t *gpio = (gpio_t *) MMAP_GPIO;
TsiChungLiewae831cd2008-01-14 17:46:19 -0600128
129 /* Setup Ports: */
TsiChung Liewf9556a72010-03-09 19:17:52 -0600130 switch (port) {
TsiChungLiewae831cd2008-01-14 17:46:19 -0600131 case 0:
Alison Wang8bce3ec2012-03-26 21:49:03 +0000132 clrbits_be16(&gpio->par_uart,
133 ~(GPIO_PAR_UART_U0TXD_UNMASK & GPIO_PAR_UART_U0RXD_UNMASK));
134 setbits_be16(&gpio->par_uart,
135 GPIO_PAR_UART_U0TXD_U0TXD | GPIO_PAR_UART_U0RXD_U0RXD);
TsiChungLiewae831cd2008-01-14 17:46:19 -0600136 break;
137 case 1:
Alison Wang8bce3ec2012-03-26 21:49:03 +0000138 clrbits_be16(&gpio->par_uart,
139 ~(GPIO_PAR_UART_U1TXD_UNMASK & GPIO_PAR_UART_U1RXD_UNMASK));
140 setbits_be16(&gpio->par_uart,
141 GPIO_PAR_UART_U1TXD_U1TXD | GPIO_PAR_UART_U1RXD_U1RXD);
TsiChungLiewae831cd2008-01-14 17:46:19 -0600142 break;
143 case 2:
Alison Wang8bce3ec2012-03-26 21:49:03 +0000144 clrbits_8(&gpio->par_dspi,
145 ~(GPIO_PAR_DSPI_SIN_UNMASK & GPIO_PAR_DSPI_SOUT_UNMASK));
146 out_8(&gpio->par_dspi,
147 GPIO_PAR_DSPI_SIN_U2RXD | GPIO_PAR_DSPI_SOUT_U2TXD);
TsiChungLiewae831cd2008-01-14 17:46:19 -0600148 break;
149 }
150}