blob: 68400a86fc6b07010201a47554b087e594243a09 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TENART Antoine7a5eb652013-07-02 12:06:00 +02002/*
3 * ti816x_evm.h
4 *
5 * Copyright (C) 2013, Adeneo Embedded <www.adeneo-embedded.com>
6 * Antoine Tenart, <atenart@adeneo-embedded.com>
TENART Antoine7a5eb652013-07-02 12:06:00 +02007 */
8
9#ifndef __CONFIG_TI816X_EVM_H
10#define __CONFIG_TI816X_EVM_H
11
Tom Rinib05ee2f2017-05-16 14:46:39 -040012#include <configs/ti_armv7_omap.h>
TENART Antoine7a5eb652013-07-02 12:06:00 +020013#include <asm/arch/omap.h>
14
15#define CONFIG_ENV_SIZE 0x2000
TENART Antoine7a5eb652013-07-02 12:06:00 +020016#define CONFIG_MACH_TYPE MACH_TYPE_TI8168EVM
17
TENART Antoine7a5eb652013-07-02 12:06:00 +020018#define CONFIG_EXTRA_ENV_SETTINGS \
Tom Rinib05ee2f2017-05-16 14:46:39 -040019 DEFAULT_LINUX_BOOT_ENV \
Tom Rini5ad8e112017-10-22 17:55:07 -040020 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
21 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
TENART Antoine7a5eb652013-07-02 12:06:00 +020022
23#define CONFIG_BOOTCOMMAND \
24 "mmc rescan;" \
25 "fatload mmc 0 ${loadaddr} uImage;" \
26 "bootm ${loadaddr}" \
27
TENART Antoine7a5eb652013-07-02 12:06:00 +020028/* Clock Defines */
29#define V_OSCK 24000000 /* Clock output from T2 */
30#define V_SCLK (V_OSCK >> 1)
31
Simon Glasse3e69022017-04-26 22:27:50 -060032#define CONFIG_CMD_ASKENV
TENART Antoine7a5eb652013-07-02 12:06:00 +020033
TENART Antoine7a5eb652013-07-02 12:06:00 +020034#define CONFIG_MAX_RAM_BANK_SIZE (2048 << 20) /* 2048MB */
Tom Rinib05ee2f2017-05-16 14:46:39 -040035#define CONFIG_SYS_SDRAM_BASE 0x80000000
TENART Antoine7a5eb652013-07-02 12:06:00 +020036
37/**
38 * Platform/Board specific defs
39 */
40#define CONFIG_SYS_CLK_FREQ 27000000
41#define CONFIG_SYS_TIMERBASE 0x4802E000
42#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
43
TENART Antoine7a5eb652013-07-02 12:06:00 +020044/*
45 * NS16550 Configuration
46 */
TENART Antoine7a5eb652013-07-02 12:06:00 +020047#define CONFIG_SYS_NS16550_SERIAL
48#define CONFIG_SYS_NS16550_REG_SIZE (-4)
49#define CONFIG_SYS_NS16550_CLK (48000000)
50#define CONFIG_SYS_NS16550_COM1 0x48024000 /* Base EVM has UART2 */
51
TENART Antoine7a5eb652013-07-02 12:06:00 +020052/* allow overwriting serial config and ethaddr */
53#define CONFIG_ENV_OVERWRITE
54
55#define CONFIG_SERIAL1
56#define CONFIG_SERIAL2
57#define CONFIG_SERIAL3
TENART Antoine7a5eb652013-07-02 12:06:00 +020058
Tom Rini28bfc1b2017-05-16 14:46:37 -040059/*
60 * GPMC NAND block. We support 1 device and the physical address to
61 * access CS0 at is 0x8000000.
62 */
63#define CONFIG_SYS_NAND_BASE 0x8000000
64#define CONFIG_SYS_MAX_NAND_DEVICE 1
65
66/* NAND: SPL related configs */
Tom Rini28bfc1b2017-05-16 14:46:37 -040067
68/* NAND: device related configs */
69#define CONFIG_SYS_NAND_5_ADDR_CYCLE
Tom Rini28bfc1b2017-05-16 14:46:37 -040070#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
71 CONFIG_SYS_NAND_PAGE_SIZE)
72#define CONFIG_SYS_NAND_PAGE_SIZE 2048
73#define CONFIG_SYS_NAND_OOBSIZE 64
74#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
75/* NAND: driver related configs */
Tom Rini28bfc1b2017-05-16 14:46:37 -040076#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
77#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \
78 10, 11, 12, 13, 14, 15, 16, 17, \
79 18, 19, 20, 21, 22, 23, 24, 25, \
80 26, 27, 28, 29, 30, 31, 32, 33, \
81 34, 35, 36, 37, 38, 39, 40, 41, \
82 42, 43, 44, 45, 46, 47, 48, 49, \
83 50, 51, 52, 53, 54, 55, 56, 57, }
84
85#define CONFIG_SYS_NAND_ECCSIZE 512
86#define CONFIG_SYS_NAND_ECCBYTES 14
87#define CONFIG_SYS_NAND_ONFI_DETECTION
88#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW
Tom Rini28bfc1b2017-05-16 14:46:37 -040089#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x000c0000
Tom Rini28bfc1b2017-05-16 14:46:37 -040090#define CONFIG_ENV_OFFSET 0x001c0000
91#define CONFIG_ENV_OFFSET_REDUND 0x001e0000
92#define CONFIG_SYS_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
TENART Antoine7a5eb652013-07-02 12:06:00 +020093
94/* SPL */
95/* Defines for SPL */
TENART Antoine7a5eb652013-07-02 12:06:00 +020096#define CONFIG_SPL_TEXT_BASE 0x40400000
Tom Rinicfff4aa2016-08-26 13:30:43 -040097#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
98 CONFIG_SPL_TEXT_BASE)
TENART Antoine7a5eb652013-07-02 12:06:00 +020099
Tom Rinic3cf8992017-05-10 12:01:02 -0400100#define CONFIG_DRIVER_TI_EMAC
101#define CONFIG_MII
Tom Rinic3cf8992017-05-10 12:01:02 -0400102#define CONFIG_BOOTP_DNS2
103#define CONFIG_BOOTP_SEND_HOSTNAME
Tom Rinic3cf8992017-05-10 12:01:02 -0400104#define CONFIG_NET_RETRY_COUNT 10
105
TENART Antoine7a5eb652013-07-02 12:06:00 +0200106/* Since SPL did pll and ddr initialization for us,
107 * we don't need to do it twice.
108 */
109#ifndef CONFIG_SPL_BUILD
110#define CONFIG_SKIP_LOWLEVEL_INIT
111#endif
112
Tom Rinib05ee2f2017-05-16 14:46:39 -0400113/*
114 * Disable MMC DM for SPL build and can be re-enabled after adding
115 * DM support in SPL
116 */
117#ifdef CONFIG_SPL_BUILD
118#undef CONFIG_DM_MMC
119#undef CONFIG_TIMER
Tom Rinib05ee2f2017-05-16 14:46:39 -0400120#endif
TENART Antoine7a5eb652013-07-02 12:06:00 +0200121#endif