Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame^] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 2 | /* |
Kumar Gala | 957ff36 | 2011-01-04 18:01:49 -0600 | [diff] [blame] | 3 | * Copyright 2004-2007, 2010-2011 Freescale Semiconductor. |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | /* |
| 7 | * mpc8568mds board configuration file |
| 8 | */ |
| 9 | #ifndef __CONFIG_H |
| 10 | #define __CONFIG_H |
| 11 | |
Kumar Gala | 957ff36 | 2011-01-04 18:01:49 -0600 | [diff] [blame] | 12 | #define CONFIG_SYS_SRIO |
| 13 | #define CONFIG_SRIO1 /* SRIO port 1 */ |
| 14 | |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 15 | #define CONFIG_PCI1 1 /* PCI controller */ |
| 16 | #define CONFIG_PCIE1 1 /* PCIE controller */ |
| 17 | #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 18 | #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ |
Kumar Gala | 93166d2 | 2007-12-07 12:17:34 -0600 | [diff] [blame] | 19 | #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ |
Kumar Gala | 7738d5c | 2008-10-21 11:33:58 -0500 | [diff] [blame] | 20 | #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ |
Andy Fleming | 088e82c | 2007-08-15 20:03:34 -0500 | [diff] [blame] | 21 | #define CONFIG_QE /* Enable QE */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 22 | #define CONFIG_ENV_OVERWRITE |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 23 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 24 | #ifndef __ASSEMBLY__ |
| 25 | extern unsigned long get_clock_freq(void); |
| 26 | #endif /*Replace a call to get_clock_freq (after it is implemented)*/ |
| 27 | #define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */ |
| 28 | |
| 29 | /* |
| 30 | * These can be toggled for performance analysis, otherwise use default. |
| 31 | */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 32 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
Haiying Wang | 6b9f194 | 2007-08-23 15:20:54 -0400 | [diff] [blame] | 33 | #define CONFIG_BTB /* toggle branch predition */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 34 | |
| 35 | /* |
| 36 | * Only possible on E500 Version 2 or newer cores. |
| 37 | */ |
| 38 | #define CONFIG_ENABLE_36BIT_PHYS 1 |
| 39 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 40 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ |
| 41 | #define CONFIG_SYS_MEMTEST_END 0x00400000 |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 42 | |
Timur Tabi | d8f341c | 2011-08-04 18:03:41 -0500 | [diff] [blame] | 43 | #define CONFIG_SYS_CCSRBAR 0xe0000000 |
| 44 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 45 | |
Jon Loeliger | 194de26 | 2008-03-18 13:51:05 -0500 | [diff] [blame] | 46 | /* DDR Setup */ |
Jon Loeliger | 194de26 | 2008-03-18 13:51:05 -0500 | [diff] [blame] | 47 | #undef CONFIG_FSL_DDR_INTERACTIVE |
| 48 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ |
| 49 | #define CONFIG_DDR_SPD |
Dave Liu | d3ca124 | 2008-10-28 17:53:38 +0800 | [diff] [blame] | 50 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ |
Jon Loeliger | 194de26 | 2008-03-18 13:51:05 -0500 | [diff] [blame] | 51 | |
| 52 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 53 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 54 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 55 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 56 | |
Jon Loeliger | 194de26 | 2008-03-18 13:51:05 -0500 | [diff] [blame] | 57 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 58 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 59 | |
Jon Loeliger | 194de26 | 2008-03-18 13:51:05 -0500 | [diff] [blame] | 60 | /* I2C addresses of SPD EEPROMs */ |
| 61 | #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ |
| 62 | |
| 63 | /* Make sure required options are set */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 64 | #ifndef CONFIG_SPD_EEPROM |
| 65 | #error ("CONFIG_SPD_EEPROM is required") |
| 66 | #endif |
| 67 | |
| 68 | #undef CONFIG_CLOCKS_IN_MHZ |
| 69 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 70 | /* |
| 71 | * Local Bus Definitions |
| 72 | */ |
| 73 | |
| 74 | /* |
| 75 | * FLASH on the Local Bus |
| 76 | * Two banks, 8M each, using the CFI driver. |
| 77 | * Boot from BR0/OR0 bank at 0xff00_0000 |
| 78 | * Alternate BR1/OR1 bank at 0xff80_0000 |
| 79 | * |
| 80 | * BR0, BR1: |
| 81 | * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 |
| 82 | * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 |
| 83 | * Port Size = 16 bits = BRx[19:20] = 10 |
| 84 | * Use GPCM = BRx[24:26] = 000 |
| 85 | * Valid = BRx[31] = 1 |
| 86 | * |
| 87 | * 0 4 8 12 16 20 24 28 |
| 88 | * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 |
| 89 | * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 |
| 90 | * |
| 91 | * OR0, OR1: |
| 92 | * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 |
| 93 | * Reserved ORx[17:18] = 11, confusion here? |
| 94 | * CSNT = ORx[20] = 1 |
| 95 | * ACS = half cycle delay = ORx[21:22] = 11 |
| 96 | * SCY = 6 = ORx[24:27] = 0110 |
| 97 | * TRLX = use relaxed timing = ORx[29] = 1 |
| 98 | * EAD = use external address latch delay = OR[31] = 1 |
| 99 | * |
| 100 | * 0 4 8 12 16 20 24 28 |
| 101 | * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx |
| 102 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 103 | #define CONFIG_SYS_BCSR_BASE 0xf8000000 |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 104 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 105 | #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 106 | |
| 107 | /*Chip select 0 - Flash*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 108 | #define CONFIG_SYS_BR0_PRELIM 0xfe001001 |
| 109 | #define CONFIG_SYS_OR0_PRELIM 0xfe006ff7 |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 110 | |
| 111 | /*Chip slelect 1 - BCSR*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 112 | #define CONFIG_SYS_BR1_PRELIM 0xf8000801 |
| 113 | #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 114 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | /*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */ |
| 116 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 117 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ |
| 118 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 119 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 120 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 121 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 123 | |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 124 | #define CONFIG_FLASH_CFI_DRIVER |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_FLASH_CFI |
| 126 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 127 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 128 | /* |
| 129 | * SDRAM on the LocalBus |
| 130 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 131 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ |
| 132 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 133 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 134 | /*Chip select 2 - SDRAM*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 135 | #define CONFIG_SYS_BR2_PRELIM 0xf0001861 |
| 136 | #define CONFIG_SYS_OR2_PRELIM 0xfc006901 |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 137 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ |
| 139 | #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ |
| 140 | #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ |
| 141 | #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 142 | |
| 143 | /* |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 144 | * Common settings for all Local Bus SDRAM commands. |
| 145 | * At run time, either BSMA1516 (for CPU 1.1) |
| 146 | * or BSMA1617 (for CPU 1.0) (old) |
| 147 | * is OR'ed in too. |
| 148 | */ |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 149 | #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ |
| 150 | | LSDMR_PRETOACT7 \ |
| 151 | | LSDMR_ACTTORW7 \ |
| 152 | | LSDMR_BL8 \ |
| 153 | | LSDMR_WRC4 \ |
| 154 | | LSDMR_CL3 \ |
| 155 | | LSDMR_RFEN \ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 156 | ) |
| 157 | |
| 158 | /* |
| 159 | * The bcsr registers are connected to CS3 on MDS. |
| 160 | * The new memory map places bcsr at 0xf8000000. |
| 161 | * |
| 162 | * For BR3, need: |
| 163 | * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 |
| 164 | * port-size = 8-bits = BR[19:20] = 01 |
| 165 | * no parity checking = BR[21:22] = 00 |
| 166 | * GPMC for MSEL = BR[24:26] = 000 |
| 167 | * Valid = BR[31] = 1 |
| 168 | * |
| 169 | * 0 4 8 12 16 20 24 28 |
| 170 | * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 |
| 171 | * |
| 172 | * For OR3, need: |
| 173 | * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 |
| 174 | * disable buffer ctrl OR[19] = 0 |
| 175 | * CSNT OR[20] = 1 |
| 176 | * ACS OR[21:22] = 11 |
| 177 | * XACS OR[23] = 1 |
| 178 | * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe |
| 179 | * SETA OR[28] = 0 |
| 180 | * TRLX OR[29] = 1 |
| 181 | * EHTR OR[30] = 1 |
| 182 | * EAD extra time OR[31] = 1 |
| 183 | * |
| 184 | * 0 4 8 12 16 20 24 28 |
| 185 | * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 |
| 186 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_BCSR (0xf8000000) |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 188 | |
| 189 | /*Chip slelect 4 - PIB*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_BR4_PRELIM 0xf8008801 |
| 191 | #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 192 | |
| 193 | /*Chip select 5 - PIB*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_BR5_PRELIM 0xf8010801 |
| 195 | #define CONFIG_SYS_OR5_PRELIM 0xffff69f7 |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 196 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 198 | #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 199 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 200 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 201 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 202 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 203 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 204 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
York Sun | aab5f94 | 2017-06-09 12:50:26 -0700 | [diff] [blame] | 205 | #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 206 | |
| 207 | /* Serial Port */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 208 | #define CONFIG_SYS_NS16550_SERIAL |
| 209 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 210 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 211 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 213 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 214 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 216 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 217 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 218 | /* |
| 219 | * I2C |
| 220 | */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_I2C |
| 222 | #define CONFIG_SYS_I2C_FSL |
| 223 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 224 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 225 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 226 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 |
| 227 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
| 228 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 |
| 229 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 230 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 231 | |
| 232 | /* |
| 233 | * General PCI |
| 234 | * Memory Addresses are mapped 1-1. I/O is mapped from 0 |
| 235 | */ |
Kumar Gala | ef43b6e | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 236 | #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 |
Kumar Gala | 3fe8087 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 237 | #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 |
Kumar Gala | ef43b6e | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 238 | #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 239 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
Kumar Gala | 60ff464 | 2008-12-02 16:08:40 -0600 | [diff] [blame] | 240 | #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 |
Kumar Gala | 64bb6d1 | 2008-12-02 16:08:37 -0600 | [diff] [blame] | 241 | #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 |
| 243 | #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 244 | |
Kumar Gala | 2be70fa | 2010-12-17 10:13:19 -0600 | [diff] [blame] | 245 | #define CONFIG_SYS_PCIE1_NAME "Slot" |
Kumar Gala | ef43b6e | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 246 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 |
Kumar Gala | 3fe8087 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 247 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 |
Kumar Gala | ef43b6e | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 248 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ |
Kumar Gala | 60ff464 | 2008-12-02 16:08:40 -0600 | [diff] [blame] | 250 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 |
Kumar Gala | 64bb6d1 | 2008-12-02 16:08:37 -0600 | [diff] [blame] | 251 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 252 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 |
| 253 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 254 | |
Kumar Gala | 957ff36 | 2011-01-04 18:01:49 -0600 | [diff] [blame] | 255 | #define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000 |
| 256 | #define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000 |
| 257 | #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS |
| 258 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 259 | |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 260 | #ifdef CONFIG_QE |
| 261 | /* |
| 262 | * QE UEC ethernet configuration |
| 263 | */ |
| 264 | #define CONFIG_UEC_ETH |
| 265 | #ifndef CONFIG_TSEC_ENET |
Kim Phillips | b42cf5f | 2010-07-26 18:34:57 -0500 | [diff] [blame] | 266 | #define CONFIG_ETHPRIME "UEC0" |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 267 | #endif |
| 268 | #define CONFIG_PHY_MODE_NEED_CHANGE |
| 269 | #define CONFIG_eTSEC_MDIO_BUS |
| 270 | |
| 271 | #ifdef CONFIG_eTSEC_MDIO_BUS |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 272 | #define CONFIG_MIIM_ADDRESS 0xE0024520 |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 273 | #endif |
| 274 | |
| 275 | #define CONFIG_UEC_ETH1 /* GETH1 */ |
| 276 | |
| 277 | #ifdef CONFIG_UEC_ETH1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 278 | #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ |
| 279 | #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE |
| 280 | #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 |
| 281 | #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH |
| 282 | #define CONFIG_SYS_UEC1_PHY_ADDR 7 |
Andy Fleming | 7832a46 | 2011-04-13 00:37:12 -0500 | [diff] [blame] | 283 | #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID |
Heiko Schocher | 40b44bc | 2010-01-20 09:04:28 +0100 | [diff] [blame] | 284 | #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000 |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 285 | #endif |
| 286 | |
| 287 | #define CONFIG_UEC_ETH2 /* GETH2 */ |
| 288 | |
| 289 | #ifdef CONFIG_UEC_ETH2 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 290 | #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ |
| 291 | #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE |
| 292 | #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 |
| 293 | #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH |
| 294 | #define CONFIG_SYS_UEC2_PHY_ADDR 1 |
Andy Fleming | 7832a46 | 2011-04-13 00:37:12 -0500 | [diff] [blame] | 295 | #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID |
Heiko Schocher | 40b44bc | 2010-01-20 09:04:28 +0100 | [diff] [blame] | 296 | #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000 |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 297 | #endif |
| 298 | #endif /* CONFIG_QE */ |
| 299 | |
Haiying Wang | 593ac16 | 2007-11-19 10:02:13 -0500 | [diff] [blame] | 300 | #if defined(CONFIG_PCI) |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 301 | #undef CONFIG_EEPRO100 |
| 302 | #undef CONFIG_TULIP |
| 303 | |
| 304 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 305 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 306 | |
| 307 | #endif /* CONFIG_PCI */ |
| 308 | |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 309 | #if defined(CONFIG_TSEC_ENET) |
| 310 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 311 | #define CONFIG_MII 1 /* MII PHY management */ |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 312 | #define CONFIG_TSEC1 1 |
| 313 | #define CONFIG_TSEC1_NAME "eTSEC0" |
| 314 | #define CONFIG_TSEC2 1 |
| 315 | #define CONFIG_TSEC2_NAME "eTSEC1" |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 316 | |
| 317 | #define TSEC1_PHY_ADDR 2 |
| 318 | #define TSEC2_PHY_ADDR 3 |
| 319 | |
| 320 | #define TSEC1_PHYIDX 0 |
| 321 | #define TSEC2_PHYIDX 0 |
| 322 | |
Andy Fleming | 09b88df | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 323 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 324 | #define TSEC2_FLAGS TSEC_GIGABIT |
| 325 | |
Andy Fleming | 088e82c | 2007-08-15 20:03:34 -0500 | [diff] [blame] | 326 | /* Options are: eTSEC[0-1] */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 327 | #define CONFIG_ETHPRIME "eTSEC0" |
| 328 | |
| 329 | #endif /* CONFIG_TSEC_ENET */ |
| 330 | |
| 331 | /* |
| 332 | * Environment |
| 333 | */ |
York Sun | aab5f94 | 2017-06-09 12:50:26 -0700 | [diff] [blame] | 334 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 335 | #define CONFIG_ENV_SIZE 0x2000 |
York Sun | aab5f94 | 2017-06-09 12:50:26 -0700 | [diff] [blame] | 336 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 337 | |
| 338 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 339 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 340 | |
Jon Loeliger | e63319f | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 341 | /* |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 342 | * BOOTP options |
| 343 | */ |
| 344 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 345 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 346 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 347 | |
| 348 | /* |
| 349 | * Miscellaneous configurable options |
| 350 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 351 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 352 | |
| 353 | /* |
| 354 | * For booting Linux, the board info and command line data |
Kumar Gala | 39ffcc1 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 355 | * have to be in the first 64 MB of memory, since this is |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 356 | * the maximum mapped by the Linux kernel during initialization. |
| 357 | */ |
Kumar Gala | 39ffcc1 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 358 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ |
| 359 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 360 | |
Jon Loeliger | e63319f | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 361 | #if defined(CONFIG_CMD_KGDB) |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 362 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 363 | #endif |
| 364 | |
| 365 | /* |
| 366 | * Environment Configuration |
| 367 | */ |
| 368 | |
| 369 | /* The mac addresses for all ethernet interface */ |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 370 | #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH) |
| 371 | #define CONFIG_HAS_ETH0 |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 372 | #define CONFIG_HAS_ETH1 |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 373 | #define CONFIG_HAS_ETH2 |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 374 | #define CONFIG_HAS_ETH3 |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 375 | #endif |
| 376 | |
| 377 | #define CONFIG_IPADDR 192.168.1.253 |
| 378 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 379 | #define CONFIG_HOSTNAME "unknown" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 380 | #define CONFIG_ROOTPATH "/nfsroot" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 381 | #define CONFIG_BOOTFILE "your.uImage" |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 382 | |
| 383 | #define CONFIG_SERVERIP 192.168.1.1 |
| 384 | #define CONFIG_GATEWAYIP 192.168.1.1 |
| 385 | #define CONFIG_NETMASK 255.255.255.0 |
| 386 | |
| 387 | #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ |
| 388 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 389 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 390 | "netdev=eth0\0" \ |
| 391 | "consoledev=ttyS0\0" \ |
| 392 | "ramdiskaddr=600000\0" \ |
| 393 | "ramdiskfile=your.ramdisk.u-boot\0" \ |
| 394 | "fdtaddr=400000\0" \ |
| 395 | "fdtfile=your.fdt.dtb\0" \ |
| 396 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 397 | "nfsroot=$serverip:$rootpath " \ |
| 398 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 399 | "console=$consoledev,$baudrate $othbootargs\0" \ |
| 400 | "ramargs=setenv bootargs root=/dev/ram rw " \ |
| 401 | "console=$consoledev,$baudrate $othbootargs\0" \ |
| 402 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 403 | #define CONFIG_NFSBOOTCOMMAND \ |
| 404 | "run nfsargs;" \ |
| 405 | "tftp $loadaddr $bootfile;" \ |
| 406 | "tftp $fdtaddr $fdtfile;" \ |
| 407 | "bootm $loadaddr - $fdtaddr" |
| 408 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 409 | #define CONFIG_RAMBOOTCOMMAND \ |
| 410 | "run ramargs;" \ |
| 411 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 412 | "tftp $loadaddr $bootfile;" \ |
| 413 | "bootm $loadaddr $ramdiskaddr" |
| 414 | |
| 415 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
| 416 | |
| 417 | #endif /* __CONFIG_H */ |