blob: 439c14d8bc37efb30e537be199ad2aef4384aa08 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Bin Meng08e484c2014-12-17 15:50:36 +08002/*
3 * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
Bin Meng08e484c2014-12-17 15:50:36 +08004 */
5
6#include <common.h>
Bin Menge0ff4b22016-02-01 01:40:54 -08007#include <dm.h>
Bin Meng4f6c5772016-02-01 01:40:55 -08008#include <dm/device-internal.h>
Bin Menge0ff4b22016-02-01 01:40:54 -08009#include <pci.h>
Bin Meng08e484c2014-12-17 15:50:36 +080010#include <asm/io.h>
Bin Meng51c3b1e2015-05-25 22:35:04 +080011#include <asm/irq.h>
Bin Meng08e484c2014-12-17 15:50:36 +080012#include <asm/post.h>
Bin Meng15305362015-04-24 18:10:06 +080013#include <asm/arch/device.h>
Bin Meng51c3b1e2015-05-25 22:35:04 +080014#include <asm/arch/tnc.h>
Simon Glassb93abfc2015-01-27 22:13:36 -070015#include <asm/fsp/fsp_support.h>
Bin Meng08e484c2014-12-17 15:50:36 +080016#include <asm/processor.h>
17
Bin Mengf041c562016-02-01 01:40:53 -080018static int __maybe_unused disable_igd(void)
Bin Meng2f0999e2015-10-01 00:36:04 -070019{
Bin Menge0ff4b22016-02-01 01:40:54 -080020 struct udevice *igd, *sdvo;
21 int ret;
22
23 ret = dm_pci_bus_find_bdf(TNC_IGD, &igd);
24 if (ret)
25 return ret;
26 if (!igd)
27 return 0;
28
29 ret = dm_pci_bus_find_bdf(TNC_SDVO, &sdvo);
30 if (ret)
31 return ret;
32 if (!sdvo)
33 return 0;
34
Bin Meng239a40a2015-10-22 19:13:32 -070035 /*
36 * According to Atom E6xx datasheet, setting VGA Disable (bit17)
37 * of Graphics Controller register (offset 0x50) prevents IGD
38 * (D2:F0) from reporting itself as a VGA display controller
39 * class in the PCI configuration space, and should also prevent
40 * it from responding to VGA legacy memory range and I/O addresses.
41 *
42 * However test result shows that with just VGA Disable bit set and
43 * a PCIe graphics card connected to one of the PCIe controllers on
44 * the E6xx, accessing the VGA legacy space still causes system hang.
45 * After a number of attempts, it turns out besides VGA Disable bit,
46 * the SDVO (D3:F0) device should be disabled to make it work.
47 *
48 * To simplify, use the Function Disable register (offset 0xc4)
49 * to disable both IGD (D2:F0) and SDVO (D3:F0) devices. Now these
50 * two devices will be completely disabled (invisible in the PCI
51 * configuration space) unless a system reset is performed.
52 */
Bin Menge0ff4b22016-02-01 01:40:54 -080053 dm_pci_write_config32(igd, IGD_FD, FUNC_DISABLE);
54 dm_pci_write_config32(sdvo, IGD_FD, FUNC_DISABLE);
Bin Mengf041c562016-02-01 01:40:53 -080055
Bin Meng4f6c5772016-02-01 01:40:55 -080056 /*
57 * After setting the function disable bit, IGD and SDVO devices will
58 * disappear in the PCI configuration space. This however creates an
59 * inconsistent state from a driver model PCI controller point of view,
60 * as these two PCI devices are still attached to its parent's child
61 * device list as maintained by the driver model. Some driver model PCI
62 * APIs like dm_pci_find_class(), are referring to the list to speed up
63 * the finding process instead of re-enumerating the whole PCI bus, so
64 * it gets the stale cached data which is wrong.
65 *
66 * Note x86 PCI enueration normally happens twice, in pre-relocation
67 * phase and post-relocation. One option might be to call disable_igd()
68 * in one of the pre-relocation initialization hooks so that it gets
69 * disabled in the first round, and when it comes to the second round
70 * driver model PCI will construct a correct list. Unfortunately this
71 * does not work as Intel FSP is used on this platform to perform low
72 * level initialization, and fsp_init_phase_pci() is called only once
73 * in the post-relocation phase. If we disable IGD and SDVO devices,
74 * fsp_init_phase_pci() simply hangs and never returns.
75 *
76 * So the only option we have is to manually remove these two devices.
77 */
Stefan Roese80b5bc92017-03-20 12:51:48 +010078 ret = device_remove(igd, DM_REMOVE_NORMAL);
Bin Meng4f6c5772016-02-01 01:40:55 -080079 if (ret)
80 return ret;
81 ret = device_unbind(igd);
82 if (ret)
83 return ret;
Stefan Roese80b5bc92017-03-20 12:51:48 +010084 ret = device_remove(sdvo, DM_REMOVE_NORMAL);
Bin Meng4f6c5772016-02-01 01:40:55 -080085 if (ret)
86 return ret;
87 ret = device_unbind(sdvo);
88 if (ret)
89 return ret;
90
Bin Mengf041c562016-02-01 01:40:53 -080091 return 0;
Bin Meng2f0999e2015-10-01 00:36:04 -070092}
93
Bin Meng08e484c2014-12-17 15:50:36 +080094int arch_cpu_init(void)
95{
96 post_code(POST_CPU_INIT);
Bin Meng08e484c2014-12-17 15:50:36 +080097
Masahiro Yamada17103212016-09-06 22:17:36 +090098 return x86_cpu_init_f();
Bin Meng08e484c2014-12-17 15:50:36 +080099}
Bin Meng15305362015-04-24 18:10:06 +0800100
Bin Meng2f0999e2015-10-01 00:36:04 -0700101int arch_early_init_r(void)
102{
Bin Mengf041c562016-02-01 01:40:53 -0800103 int ret = 0;
104
Bin Meng2f0999e2015-10-01 00:36:04 -0700105#ifdef CONFIG_DISABLE_IGD
Bin Mengf041c562016-02-01 01:40:53 -0800106 ret = disable_igd();
Bin Meng2f0999e2015-10-01 00:36:04 -0700107#endif
108
Bin Mengf041c562016-02-01 01:40:53 -0800109 return ret;
Bin Meng2f0999e2015-10-01 00:36:04 -0700110}