blob: 4bda162903b8242fa2aac26a0a25c0d6d269656e [file] [log] [blame]
Sricharan9310ff72011-11-15 09:49:55 -05001/*
2 *
3 * Common functions for OMAP4 based boards
4 *
5 * (C) Copyright 2010
6 * Texas Instruments, <www.ti.com>
7 *
8 * Author :
9 * Aneesh V <aneesh@ti.com>
10 * Steve Sakoman <steve@sakoman.com>
11 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020012 * SPDX-License-Identifier: GPL-2.0+
Sricharan9310ff72011-11-15 09:49:55 -050013 */
14#include <common.h>
Lokesh Vutlad999d052016-11-23 13:25:28 +053015#include <palmas.h>
Sricharan9310ff72011-11-15 09:49:55 -050016#include <asm/armv7.h>
17#include <asm/arch/cpu.h>
18#include <asm/arch/sys_proto.h>
Alexey Brodkin267d8e22014-02-26 17:47:58 +040019#include <linux/sizes.h>
Sricharan62a86502011-11-15 09:50:00 -050020#include <asm/emif.h>
Sricharan9310ff72011-11-15 09:49:55 -050021#include <asm/arch/gpio.h>
SRICHARAN R4b1b61c2013-04-24 00:41:22 +000022#include <asm/omap_common.h>
Sricharan9310ff72011-11-15 09:49:55 -050023
SRICHARAN R4b1b61c2013-04-24 00:41:22 +000024u32 *const omap_si_rev = (u32 *)OMAP_SRAM_SCRATCH_OMAP_REV;
Sricharan9310ff72011-11-15 09:49:55 -050025
26static const struct gpio_bank gpio_bank_44xx[6] = {
Tom Rini7bc2bca2015-07-31 19:55:09 -040027 { (void *)OMAP44XX_GPIO1_BASE },
28 { (void *)OMAP44XX_GPIO2_BASE },
29 { (void *)OMAP44XX_GPIO3_BASE },
30 { (void *)OMAP44XX_GPIO4_BASE },
31 { (void *)OMAP44XX_GPIO5_BASE },
32 { (void *)OMAP44XX_GPIO6_BASE },
Sricharan9310ff72011-11-15 09:49:55 -050033};
34
35const struct gpio_bank *const omap_gpio_bank = gpio_bank_44xx;
36
37#ifdef CONFIG_SPL_BUILD
38/*
39 * Some tuning of IOs for optimal power and performance
40 */
41void do_io_settings(void)
42{
43 u32 lpddr2io;
Sricharan9310ff72011-11-15 09:49:55 -050044
45 u32 omap4_rev = omap_revision();
46
47 if (omap4_rev == OMAP4430_ES1_0)
48 lpddr2io = CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN;
49 else if (omap4_rev == OMAP4430_ES2_0)
50 lpddr2io = CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER;
51 else
52 lpddr2io = CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN;
53
54 /* EMIF1 */
Lokesh Vutla834b6b02013-02-04 04:22:04 +000055 writel(lpddr2io, (*ctrl)->control_lpddr2io1_0);
56 writel(lpddr2io, (*ctrl)->control_lpddr2io1_1);
Sricharan9310ff72011-11-15 09:49:55 -050057 /* No pull for GR10 as per hw team's recommendation */
58 writel(lpddr2io & ~LPDDR2IO_GR10_WD_MASK,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000059 (*ctrl)->control_lpddr2io1_2);
60 writel(CONTROL_LPDDR2IO_3_VAL, (*ctrl)->control_lpddr2io1_3);
Sricharan9310ff72011-11-15 09:49:55 -050061
62 /* EMIF2 */
Lokesh Vutla834b6b02013-02-04 04:22:04 +000063 writel(lpddr2io, (*ctrl)->control_lpddr2io2_0);
64 writel(lpddr2io, (*ctrl)->control_lpddr2io2_1);
Sricharan9310ff72011-11-15 09:49:55 -050065 /* No pull for GR10 as per hw team's recommendation */
66 writel(lpddr2io & ~LPDDR2IO_GR10_WD_MASK,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000067 (*ctrl)->control_lpddr2io2_2);
68 writel(CONTROL_LPDDR2IO_3_VAL, (*ctrl)->control_lpddr2io2_3);
Sricharan9310ff72011-11-15 09:49:55 -050069
70 /*
71 * Some of these settings (TRIM values) come from eFuse and are
72 * in turn programmed in the eFuse at manufacturing time after
73 * calibration of the device. Do the software over-ride only if
74 * the device is not correctly trimmed
75 */
Lokesh Vutla834b6b02013-02-04 04:22:04 +000076 if (!(readl((*ctrl)->control_std_fuse_opp_bgap) & 0xFFFF)) {
Sricharan9310ff72011-11-15 09:49:55 -050077
78 writel(LDOSRAM_VOLT_CTRL_OVERRIDE,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000079 (*ctrl)->control_ldosram_iva_voltage_ctrl);
Sricharan9310ff72011-11-15 09:49:55 -050080
81 writel(LDOSRAM_VOLT_CTRL_OVERRIDE,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000082 (*ctrl)->control_ldosram_mpu_voltage_ctrl);
Sricharan9310ff72011-11-15 09:49:55 -050083
84 writel(LDOSRAM_VOLT_CTRL_OVERRIDE,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000085 (*ctrl)->control_ldosram_core_voltage_ctrl);
Sricharan9310ff72011-11-15 09:49:55 -050086 }
87
Aneesh V8ed98d82011-11-21 23:39:05 +000088 /*
89 * Over-ride the register
90 * i. unconditionally for all 4430
91 * ii. only if un-trimmed for 4460
92 */
Lokesh Vutla834b6b02013-02-04 04:22:04 +000093 if (!readl((*ctrl)->control_efuse_1))
94 writel(CONTROL_EFUSE_1_OVERRIDE, (*ctrl)->control_efuse_1);
Sricharan9310ff72011-11-15 09:49:55 -050095
Lokesh Vutla834b6b02013-02-04 04:22:04 +000096 if ((omap4_rev < OMAP4460_ES1_0) || !readl((*ctrl)->control_efuse_2))
97 writel(CONTROL_EFUSE_2_OVERRIDE, (*ctrl)->control_efuse_2);
Sricharan9310ff72011-11-15 09:49:55 -050098}
Robert P. J. Day3037e522012-11-13 08:12:08 +000099#endif /* CONFIG_SPL_BUILD */
Sricharan9310ff72011-11-15 09:49:55 -0500100
Lokesh Vutla0f42de62012-05-22 00:03:25 +0000101/* dummy fuction for omap4 */
102void config_data_eye_leveling_samples(u32 emif_base)
103{
104}
105
Sricharan9310ff72011-11-15 09:49:55 -0500106void init_omap_revision(void)
107{
108 /*
109 * For some of the ES2/ES1 boards ID_CODE is not reliable:
110 * Also, ES1 and ES2 have different ARM revisions
111 * So use ARM revision for identification
112 */
113 unsigned int arm_rev = cortex_rev();
114
115 switch (arm_rev) {
116 case MIDR_CORTEX_A9_R0P1:
SRICHARAN Rd3901b12012-03-12 02:25:40 +0000117 *omap_si_rev = OMAP4430_ES1_0;
Sricharan9310ff72011-11-15 09:49:55 -0500118 break;
119 case MIDR_CORTEX_A9_R1P2:
120 switch (readl(CONTROL_ID_CODE)) {
121 case OMAP4_CONTROL_ID_CODE_ES2_0:
SRICHARAN Rd3901b12012-03-12 02:25:40 +0000122 *omap_si_rev = OMAP4430_ES2_0;
Sricharan9310ff72011-11-15 09:49:55 -0500123 break;
124 case OMAP4_CONTROL_ID_CODE_ES2_1:
SRICHARAN Rd3901b12012-03-12 02:25:40 +0000125 *omap_si_rev = OMAP4430_ES2_1;
Sricharan9310ff72011-11-15 09:49:55 -0500126 break;
127 case OMAP4_CONTROL_ID_CODE_ES2_2:
SRICHARAN Rd3901b12012-03-12 02:25:40 +0000128 *omap_si_rev = OMAP4430_ES2_2;
Sricharan9310ff72011-11-15 09:49:55 -0500129 break;
130 default:
SRICHARAN Rd3901b12012-03-12 02:25:40 +0000131 *omap_si_rev = OMAP4430_ES2_0;
Sricharan9310ff72011-11-15 09:49:55 -0500132 break;
133 }
134 break;
135 case MIDR_CORTEX_A9_R1P3:
SRICHARAN Rd3901b12012-03-12 02:25:40 +0000136 *omap_si_rev = OMAP4430_ES2_3;
Sricharan9310ff72011-11-15 09:49:55 -0500137 break;
138 case MIDR_CORTEX_A9_R2P10:
Aneesh Va04c3042011-11-21 23:39:03 +0000139 switch (readl(CONTROL_ID_CODE)) {
Taras Kondratiuk1fc94372013-08-06 15:18:48 +0300140 case OMAP4470_CONTROL_ID_CODE_ES1_0:
141 *omap_si_rev = OMAP4470_ES1_0;
142 break;
Aneesh Va04c3042011-11-21 23:39:03 +0000143 case OMAP4460_CONTROL_ID_CODE_ES1_1:
SRICHARAN Rd3901b12012-03-12 02:25:40 +0000144 *omap_si_rev = OMAP4460_ES1_1;
Aneesh Va04c3042011-11-21 23:39:03 +0000145 break;
146 case OMAP4460_CONTROL_ID_CODE_ES1_0:
147 default:
SRICHARAN Rd3901b12012-03-12 02:25:40 +0000148 *omap_si_rev = OMAP4460_ES1_0;
Aneesh Va04c3042011-11-21 23:39:03 +0000149 break;
150 }
Sricharan9310ff72011-11-15 09:49:55 -0500151 break;
152 default:
SRICHARAN Rd3901b12012-03-12 02:25:40 +0000153 *omap_si_rev = OMAP4430_SILICON_ID_INVALID;
Sricharan9310ff72011-11-15 09:49:55 -0500154 break;
155 }
156}
157
Paul Kocialkowskid76b8b92015-08-27 19:37:10 +0200158void omap_die_id(unsigned int *die_id)
159{
160 die_id[0] = readl((*ctrl)->control_std_fuse_die_id_0);
161 die_id[1] = readl((*ctrl)->control_std_fuse_die_id_1);
162 die_id[2] = readl((*ctrl)->control_std_fuse_die_id_2);
163 die_id[3] = readl((*ctrl)->control_std_fuse_die_id_3);
164}
165
Sricharan9310ff72011-11-15 09:49:55 -0500166#ifndef CONFIG_SYS_L2CACHE_OFF
167void v7_outer_cache_enable(void)
168{
Nishanth Menon19e1fdf2015-03-09 17:12:03 -0500169 omap_smc1(OMAP4_SERVICE_PL310_CONTROL_REG_SET, 1);
Sricharan9310ff72011-11-15 09:49:55 -0500170}
171
172void v7_outer_cache_disable(void)
173{
Nishanth Menon19e1fdf2015-03-09 17:12:03 -0500174 omap_smc1(OMAP4_SERVICE_PL310_CONTROL_REG_SET, 0);
Sricharan9310ff72011-11-15 09:49:55 -0500175}
Robert P. J. Day3037e522012-11-13 08:12:08 +0000176#endif /* !CONFIG_SYS_L2CACHE_OFF */
Lokesh Vutlad999d052016-11-23 13:25:28 +0530177
178void vmmc_pbias_config(uint voltage)
179{
180 u32 value = 0;
181
182 value = readl((*ctrl)->control_pbiaslite);
183 value &= ~(MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ);
184 writel(value, (*ctrl)->control_pbiaslite);
185 value = readl((*ctrl)->control_pbiaslite);
186 value |= MMC1_PBIASLITE_VMODE | MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ;
187 writel(value, (*ctrl)->control_pbiaslite);
188}