blob: b98e3d9face97006d5588901eecb152b2d799701 [file] [log] [blame]
wdenkf8062712005-01-09 23:16:25 +00001/*
2 * (C) Copyright 2004 Texas Insturments
3 *
4 * (C) Copyright 2002
5 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
6 * Marius Groeger <mgroeger@sysgo.de>
7 *
8 * (C) Copyright 2002
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +02009 * Gary Jennejohn, DENX Software Engineering, <garyj@denx.de>
wdenkf8062712005-01-09 23:16:25 +000010 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30/*
31 * CPU specific code
32 */
33
34#include <common.h>
35#include <command.h>
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +020036#include <asm/system.h>
wdenkf8062712005-01-09 23:16:25 +000037
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020038static void cache_flush(void);
wdenkf8062712005-01-09 23:16:25 +000039
wdenkf8062712005-01-09 23:16:25 +000040int cleanup_before_linux (void)
41{
42 /*
43 * this function is called just before we call linux
44 * it prepares the processor for linux
45 *
46 * we turn off caches etc ...
47 */
48
wdenkf8062712005-01-09 23:16:25 +000049 disable_interrupts ();
50
51#ifdef CONFIG_LCD
52 {
53 extern void lcd_disable(void);
54 extern void lcd_panel_disable(void);
55
56 lcd_disable(); /* proper disable of lcd & panel */
57 lcd_panel_disable();
58 }
59#endif
60
61 /* turn off I/D-cache */
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020062 icache_disable();
63 dcache_disable();
wdenkf8062712005-01-09 23:16:25 +000064 /* flush I/D-cache */
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020065 cache_flush();
66
67 return 0;
wdenkf8062712005-01-09 23:16:25 +000068}
69
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020070static void cache_flush(void)
wdenkf8062712005-01-09 23:16:25 +000071{
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020072 unsigned long i = 0;
Stefano Babic9e397932012-04-09 13:33:04 +020073 /* clean entire data cache */
74 asm volatile("mcr p15, 0, %0, c7, c10, 0" : : "r" (i));
75 /* invalidate both caches and flush btb */
76 asm volatile("mcr p15, 0, %0, c7, c7, 0" : : "r" (i));
77 /* mem barrier to sync things */
78 asm volatile("mcr p15, 0, %0, c7, c10, 4" : : "r" (i));
wdenkf8062712005-01-09 23:16:25 +000079}
Anatolij Gustschin02966ca2012-04-02 06:18:00 +000080
81#ifndef CONFIG_SYS_DCACHE_OFF
82
83#ifndef CONFIG_SYS_CACHELINE_SIZE
84#define CONFIG_SYS_CACHELINE_SIZE 32
85#endif
86
87void invalidate_dcache_all(void)
88{
Stefano Babic9e397932012-04-09 13:33:04 +020089 asm volatile("mcr p15, 0, %0, c7, c6, 0" : : "r" (0));
Anatolij Gustschin02966ca2012-04-02 06:18:00 +000090}
91
92void flush_dcache_all(void)
93{
Stefano Babic9e397932012-04-09 13:33:04 +020094 asm volatile("mcr p15, 0, %0, c7, c10, 0" : : "r" (0));
95 asm volatile("mcr p15, 0, %0, c7, c10, 4" : : "r" (0));
Anatolij Gustschin02966ca2012-04-02 06:18:00 +000096}
97
Benoît Thébaudeau1053bd22012-07-19 01:35:32 +000098static int check_cache_range(unsigned long start, unsigned long stop)
Anatolij Gustschin02966ca2012-04-02 06:18:00 +000099{
100 int ok = 1;
101
102 if (start & (CONFIG_SYS_CACHELINE_SIZE - 1))
103 ok = 0;
104
105 if (stop & (CONFIG_SYS_CACHELINE_SIZE - 1))
106 ok = 0;
107
108 if (!ok)
109 debug("CACHE: Misaligned operation at range [%08lx, %08lx]\n",
110 start, stop);
111
112 return ok;
113}
114
115void invalidate_dcache_range(unsigned long start, unsigned long stop)
116{
Benoît Thébaudeau1053bd22012-07-19 01:35:32 +0000117 if (!check_cache_range(start, stop))
Anatolij Gustschin02966ca2012-04-02 06:18:00 +0000118 return;
119
120 while (start < stop) {
Stefano Babic9e397932012-04-09 13:33:04 +0200121 asm volatile("mcr p15, 0, %0, c7, c6, 1" : : "r" (start));
Anatolij Gustschin02966ca2012-04-02 06:18:00 +0000122 start += CONFIG_SYS_CACHELINE_SIZE;
123 }
124}
125
126void flush_dcache_range(unsigned long start, unsigned long stop)
127{
Benoît Thébaudeau1053bd22012-07-19 01:35:32 +0000128 if (!check_cache_range(start, stop))
Anatolij Gustschin02966ca2012-04-02 06:18:00 +0000129 return;
130
131 while (start < stop) {
Stefano Babic9e397932012-04-09 13:33:04 +0200132 asm volatile("mcr p15, 0, %0, c7, c14, 1" : : "r" (start));
Anatolij Gustschin02966ca2012-04-02 06:18:00 +0000133 start += CONFIG_SYS_CACHELINE_SIZE;
134 }
135
Stefano Babic9e397932012-04-09 13:33:04 +0200136 asm volatile("mcr p15, 0, %0, c7, c10, 4" : : "r" (0));
Anatolij Gustschin02966ca2012-04-02 06:18:00 +0000137}
138
139void flush_cache(unsigned long start, unsigned long size)
140{
141 flush_dcache_range(start, start + size);
142}
143
144void enable_caches(void)
145{
146#ifndef CONFIG_SYS_ICACHE_OFF
147 icache_enable();
148#endif
149#ifndef CONFIG_SYS_DCACHE_OFF
150 dcache_enable();
151#endif
152}
153
154#else /* #ifndef CONFIG_SYS_DCACHE_OFF */
155void invalidate_dcache_all(void)
156{
157}
158
159void flush_dcache_all(void)
160{
161}
162
163void invalidate_dcache_range(unsigned long start, unsigned long stop)
164{
165}
166
167void flush_dcache_range(unsigned long start, unsigned long stop)
168{
169}
170
171void flush_cache(unsigned long start, unsigned long size)
172{
173}
174#endif /* #ifndef CONFIG_SYS_DCACHE_OFF */