blob: de2e7a373369de461886e758e638485368f94b7d [file] [log] [blame]
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +02001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +01006 * (C) Copyright 2009-2015
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +02007 * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
8 * esd electronic system design gmbh <www.esd.eu>
9 *
10 * Configuation settings for the esd MEESC board.
11 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020012 * SPDX-License-Identifier: GPL-2.0+
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000018/*
19 * SoC must be defined first, before hardware.h is included.
20 * In this case SoC is defined in boards.cfg.
21 */
22#include <asm/hardware.h>
23
24/*
25 * Warning: changing CONFIG_SYS_TEXT_BASE requires
26 * adapting the initial boot program.
27 * Since the linker has to swallow that define, we must use a pure
28 * hex number here!
29 */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000030
31/* ARM asynchronous clock */
32#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* 32.768 kHz crystal */
Daniel Gorsulowski847726c2010-08-09 11:17:13 +020033#define CONFIG_SYS_AT91_MAIN_CLOCK 16000000/* 16.0 MHz crystal */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020034
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000035/* Misc CPU related */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020036#define CONFIG_SKIP_LOWLEVEL_INIT
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000037#define CONFIG_ARCH_CPU_INIT
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000038#define CONFIG_SETUP_MEMORY_TAGS
39#define CONFIG_INITRD_TAG
40#define CONFIG_SERIAL_TAG
41#define CONFIG_REVISION_TAG
42#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
Daniel Gorsulowski88e57172010-01-20 08:00:11 +010043#define CONFIG_MISC_INIT_R /* Call misc_init_r */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020044
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000045#define CONFIG_PREBOOT /* enable preboot variable */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020046
47/*
48 * Hardware drivers
49 */
50
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020051/*
52 * BOOTP options
53 */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000054#define CONFIG_BOOTP_BOOTFILESIZE
55#define CONFIG_BOOTP_BOOTPATH
56#define CONFIG_BOOTP_GATEWAY
57#define CONFIG_BOOTP_HOSTNAME
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020058
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000059/*
60 * SDRAM: 1 bank, min 32, max 128 MB
61 * Initialized before u-boot gets started.
62 */
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010063#define PHYS_SDRAM ATMEL_BASE_CS1 /* 0x20000000 */
64#define PHYS_SDRAM_SIZE 0x02000000 /* 32 MByte */
65
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000066#define CONFIG_NR_DRAM_BANKS 1
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010067#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
68#define CONFIG_SYS_SDRAM_SIZE PHYS_SDRAM_SIZE
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000069
70#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + 0x00100000)
71#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x01E00000)
72#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x00100000)
73
74/*
75 * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM,
76 * leaving the correct space for initial global data structure above
77 * that address while providing maximum stack area below.
78 */
79#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou.Yang@microchip.comcc2eca02017-07-21 17:06:40 +080080 (ATMEL_BASE_SRAM0 + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020081
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020082/* NAND flash */
83#ifdef CONFIG_CMD_NAND
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000084# define CONFIG_NAND_ATMEL
85# define CONFIG_SYS_MAX_NAND_DEVICE 1
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010086# define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 /* 0x40000000 */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000087# define CONFIG_SYS_NAND_DBW_8
88# define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
89# define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010090# define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(15)
91# define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PA(22)
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020092#endif
93
94/* Ethernet */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000095#define CONFIG_MACB
96#define CONFIG_RMII
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020097#define CONFIG_NET_RETRY_COUNT 20
98#undef CONFIG_RESET_PHY_R
99
Daniel Gorsulowski54b531a2009-09-29 08:03:12 +0200100/* hw-controller addresses */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000101#define CONFIG_ET1100_BASE 0x70000000
102
103#ifdef CONFIG_SYS_USE_DATAFLASH
Daniel Gorsulowski54b531a2009-09-29 08:03:12 +0200104
105/* bootstrap + u-boot + env in dataflash on CS0 */
Wenyou.Yang@microchip.comcc2eca02017-07-21 17:06:40 +0800106#define CONFIG_ENV_OFFSET 0x4200
107#define CONFIG_ENV_SIZE 0x4200
108#define CONFIG_ENV_SECT_SIZE 0x210
109#define CONFIG_ENV_SPI_MAX_HZ 15000000
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200110
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000111#elif CONFIG_SYS_USE_NANDFLASH
112
113/* bootstrap + u-boot + env + linux in nandflash */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000114# define CONFIG_ENV_OFFSET 0xC0000
115# define CONFIG_ENV_SIZE 0x20000
116
117#endif
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200118
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000119#define CONFIG_SYS_CBSIZE 512
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000120#define CONFIG_SYS_LONGHELP
121#define CONFIG_CMDLINE_EDITING
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +0100122#define CONFIG_AUTO_COMPLETE
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200123
124/*
125 * Size of malloc() pool
126 */
Daniel Gorsulowski54b531a2009-09-29 08:03:12 +0200127#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + \
128 128*1024, 0x1000)
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200129
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200130#endif