blob: cdcae66153f7a249e463f5fcb3af27b889f5f83f [file] [log] [blame]
Kim Phillips1cb07e62008-01-16 00:38:05 -06001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 * Kevin Lam <kevin.lam@freescale.com>
4 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Kim Phillips1cb07e62008-01-16 00:38:05 -06007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
Peter Tyser72f2d392009-05-22 17:23:25 -050016#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
Kim Phillips1cb07e62008-01-16 00:38:05 -060017#define CONFIG_MPC837XERDB 1
18
Timur Tabi3e1d49a2008-02-08 13:15:55 -060019#define CONFIG_MISC_INIT_R
Anton Vorontsov3628a932009-06-10 00:25:30 +040020#define CONFIG_HWCONFIG
Timur Tabi3e1d49a2008-02-08 13:15:55 -060021
22/*
23 * On-board devices
24 */
25#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
26#define CONFIG_VSC7385_ENET
27
Kim Phillips1cb07e62008-01-16 00:38:05 -060028/*
29 * System Clock Setup
30 */
31#ifdef CONFIG_PCISLAVE
32#define CONFIG_83XX_PCICLK 66666667 /* in HZ */
33#else
34#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
Kim Phillipsf1384292009-07-23 14:09:38 -050035#define CONFIG_PCIE
Kim Phillips1cb07e62008-01-16 00:38:05 -060036#endif
37
38#ifndef CONFIG_SYS_CLK_FREQ
39#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
40#endif
41
42/*
43 * Hardware Reset Configuration Word
44 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045#define CONFIG_SYS_HRCW_LOW (\
Kim Phillips1cb07e62008-01-16 00:38:05 -060046 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
47 HRCWL_DDR_TO_SCB_CLK_1X1 |\
48 HRCWL_SVCOD_DIV_2 |\
49 HRCWL_CSB_TO_CLKIN_5X1 |\
50 HRCWL_CORE_TO_CSB_2X1)
51
52#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips1cb07e62008-01-16 00:38:05 -060054 HRCWH_PCI_AGENT |\
55 HRCWH_PCI1_ARBITER_DISABLE |\
56 HRCWH_CORE_ENABLE |\
57 HRCWH_FROM_0XFFF00100 |\
58 HRCWH_BOOTSEQ_DISABLE |\
59 HRCWH_SW_WATCHDOG_DISABLE |\
60 HRCWH_ROM_LOC_LOCAL_16BIT |\
61 HRCWH_RL_EXT_LEGACY |\
62 HRCWH_TSEC1M_IN_RGMII |\
63 HRCWH_TSEC2M_IN_RGMII |\
64 HRCWH_BIG_ENDIAN |\
65 HRCWH_LDP_CLEAR)
66#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips1cb07e62008-01-16 00:38:05 -060068 HRCWH_PCI_HOST |\
69 HRCWH_PCI1_ARBITER_ENABLE |\
70 HRCWH_CORE_ENABLE |\
71 HRCWH_FROM_0X00000100 |\
72 HRCWH_BOOTSEQ_DISABLE |\
73 HRCWH_SW_WATCHDOG_DISABLE |\
74 HRCWH_ROM_LOC_LOCAL_16BIT |\
75 HRCWH_RL_EXT_LEGACY |\
76 HRCWH_TSEC1M_IN_RGMII |\
77 HRCWH_TSEC2M_IN_RGMII |\
78 HRCWH_BIG_ENDIAN |\
79 HRCWH_LDP_CLEAR)
80#endif
81
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips1cb07e62008-01-16 00:38:05 -060083*/
84
85/* Arbiter Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger93831bb2011-10-11 23:57:19 -050087#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060088
89/* System Priority Control Regsiter */
Joe Hershberger93831bb2011-10-11 23:57:19 -050090#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060091
92/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
94#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger93831bb2011-10-11 23:57:19 -050095#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060096
97/*
98 * System IO Config
99 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_SICRH 0x08200000
101#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600102
103/*
104 * Output Buffer Impedance
105 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600107
108/*
109 * IMMR new address
110 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600112
113/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600114 * Device configurations
115 */
116
117/* Vitesse 7385 */
118
119#ifdef CONFIG_VSC7385_ENET
120
121#define CONFIG_TSEC2
122
123/* The flash address and size of the VSC7385 firmware image */
124#define CONFIG_VSC7385_IMAGE 0xFE7FE000
125#define CONFIG_VSC7385_IMAGE_SIZE 8192
126
127#endif
128
129/*
Kim Phillips1cb07e62008-01-16 00:38:05 -0600130 * DDR Setup
131 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
133#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
134#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
135#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
136#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips1cb07e62008-01-16 00:38:05 -0600137
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600139
140#undef CONFIG_DDR_ECC /* support DDR ECC function */
141#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
142
143#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
144
145/*
146 * Manually set up DDR parameters
147 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershbergercc03b802011-10-11 23:57:29 -0500149#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
150#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
151 | CSCONFIG_ODT_WR_ONLY_CURRENT \
152 | CSCONFIG_ROW_BIT_13 \
153 | CSCONFIG_COL_BIT_10)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600154
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_DDR_TIMING_3 0x00000000
156#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600157 | (0 << TIMING_CFG0_WRT_SHIFT) \
158 | (0 << TIMING_CFG0_RRT_SHIFT) \
159 | (0 << TIMING_CFG0_WWT_SHIFT) \
160 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
161 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
162 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
163 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600164 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600166 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
167 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
168 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
169 | (13 << TIMING_CFG1_REFREC_SHIFT) \
170 | (3 << TIMING_CFG1_WRREC_SHIFT) \
171 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
172 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600173 /* 0x3937d322 */
Joe Hershbergercc03b802011-10-11 23:57:29 -0500174#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
175 | (5 << TIMING_CFG2_CPO_SHIFT) \
176 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
177 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
178 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
179 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
180 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
181 /* 0x02984cc8 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600182
Kim Phillips5202ba32009-08-21 16:33:15 -0500183#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
184 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600185 /* 0x06090100 */
186
187#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500188#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500189 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
190 | SDRAM_CFG_32_BE \
191 | SDRAM_CFG_2T_EN)
192 /* 0x43088000 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600193#else
Joe Hershberger93831bb2011-10-11 23:57:19 -0500194#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500195 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500196 /* 0x43000000 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600197#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips5202ba32009-08-21 16:33:15 -0500199#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500200 | (0x0442 << SDRAM_MODE_SD_SHIFT))
201 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600203
204/*
205 * Memory test
206 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
208#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
209#define CONFIG_SYS_MEMTEST_END 0x0ef70010
Kim Phillips1cb07e62008-01-16 00:38:05 -0600210
211/*
212 * The reserved memory
213 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200214#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
217#define CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600218#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#undef CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600220#endif
221
Kevin Hao349a0152016-07-08 11:25:14 +0800222#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500223#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600224
225/*
226 * Initial RAM Base Address Setup
227 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_INIT_RAM_LOCK 1
229#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200230#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500231#define CONFIG_SYS_GBL_DATA_OFFSET \
232 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600233
234/*
235 * Local Bus Configuration & Clock Setup
236 */
Kim Phillips328040a2009-09-25 18:19:44 -0500237#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
238#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Brucedfe6e232010-06-17 11:37:18 -0500240#define CONFIG_FSL_ELBC 1
Kim Phillips1cb07e62008-01-16 00:38:05 -0600241
242/*
243 * FLASH on the Local Bus
244 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200246#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
248#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600249
Joe Hershberger93831bb2011-10-11 23:57:19 -0500250#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
251#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
252#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600253
Joe Hershberger93831bb2011-10-11 23:57:19 -0500254 /* Window base at flash base */
255#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600257
Joe Hershberger93831bb2011-10-11 23:57:19 -0500258#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500259 | BR_PS_16 /* 16 bit port */ \
260 | BR_MS_GPCM /* MSEL = GPCM */ \
261 | BR_V) /* valid */
262#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600263 | OR_GPCM_XACS \
264 | OR_GPCM_SCY_9 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500265 | OR_GPCM_EHTR_SET \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600266 | OR_GPCM_EAD)
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500267 /* 0xFF800191 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600268
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
270#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600271
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#undef CONFIG_SYS_FLASH_CHECKSUM
273#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
274#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600275
Anton Vorontsovaf170452008-03-24 17:40:23 +0300276/*
277 * NAND Flash on the Local Bus
278 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500279#define CONFIG_SYS_NAND_BASE 0xE0600000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500280#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500281 | BR_DECC_CHK_GEN /* Use HW ECC */ \
282 | BR_PS_8 /* 8 bit port */ \
283 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500284 | BR_V) /* valid */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500285#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500286 | OR_FCM_CSCT \
287 | OR_FCM_CST \
288 | OR_FCM_CHT \
289 | OR_FCM_SCY_1 \
290 | OR_FCM_TRLX \
291 | OR_FCM_EHTR)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500293#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Anton Vorontsovaf170452008-03-24 17:40:23 +0300294
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600295/* Vitesse 7385 */
296
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600298
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600299#ifdef CONFIG_VSC7385_ENET
300
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500301#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
302 | BR_PS_8 \
303 | BR_MS_GPCM \
304 | BR_V)
305 /* 0xF0000801 */
306#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
307 | OR_GPCM_CSNT \
308 | OR_GPCM_XACS \
309 | OR_GPCM_SCY_15 \
310 | OR_GPCM_SETA \
311 | OR_GPCM_TRLX_SET \
312 | OR_GPCM_EHTR_SET \
313 | OR_GPCM_EAD)
314 /* 0xfffe09ff */
315
Joe Hershberger93831bb2011-10-11 23:57:19 -0500316 /* Access Base */
317#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500318#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600319
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600320#endif
321
Kim Phillips1cb07e62008-01-16 00:38:05 -0600322/*
323 * Serial Port
324 */
325#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_NS16550_SERIAL
327#define CONFIG_SYS_NS16550_REG_SIZE 1
328#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600329
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500331 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1cb07e62008-01-16 00:38:05 -0600332
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
334#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600335
Anton Vorontsov2b3c0042008-03-24 17:40:43 +0300336/* SERDES */
337#define CONFIG_FSL_SERDES
338#define CONFIG_FSL_SERDES1 0xe3000
339#define CONFIG_FSL_SERDES2 0xe3100
340
Kim Phillips1cb07e62008-01-16 00:38:05 -0600341/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200342#define CONFIG_SYS_I2C
343#define CONFIG_SYS_I2C_FSL
344#define CONFIG_SYS_FSL_I2C_SPEED 400000
345#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
346#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
347#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1cb07e62008-01-16 00:38:05 -0600348
349/*
350 * Config on-board RTC
351 */
352#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200353#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600354
355/*
356 * General PCI
357 * Addresses are mapped 1-1.
358 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500359#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
360#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
361#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
363#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
364#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
365#define CONFIG_SYS_PCI_IO_BASE 0x00000000
366#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
367#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600368
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200369#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
370#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
371#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600372
Anton Vorontsov45a30ee2009-02-19 18:20:52 +0300373#define CONFIG_SYS_PCIE1_BASE 0xA0000000
374#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
375#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
376#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
377#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
378#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
379#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
380#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
381#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
382
383#define CONFIG_SYS_PCIE2_BASE 0xC0000000
384#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
385#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
386#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
387#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
388#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
389#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
390#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
391#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
392
Kim Phillips1cb07e62008-01-16 00:38:05 -0600393#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000394#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600395
Kim Phillips1cb07e62008-01-16 00:38:05 -0600396#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600398#endif /* CONFIG_PCI */
399
Kim Phillips1cb07e62008-01-16 00:38:05 -0600400/*
401 * TSEC
402 */
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600403#ifdef CONFIG_TSEC_ENET
Kim Phillips1cb07e62008-01-16 00:38:05 -0600404
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600405#define CONFIG_GMII /* MII PHY management */
406
407#define CONFIG_TSEC1
408
409#ifdef CONFIG_TSEC1
410#define CONFIG_HAS_ETH0
Kim Phillips1cb07e62008-01-16 00:38:05 -0600411#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600413#define TSEC1_PHY_ADDR 2
Kim Phillips1cb07e62008-01-16 00:38:05 -0600414#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600415#define TSEC1_PHYIDX 0
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600416#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600417
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600418#ifdef CONFIG_TSEC2
419#define CONFIG_HAS_ETH1
420#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200421#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600422#define TSEC2_PHY_ADDR 0x1c
423#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
424#define TSEC2_PHYIDX 0
425#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600426
427/* Options are: TSEC[0-1] */
428#define CONFIG_ETHPRIME "TSEC0"
429
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600430#endif
431
Kim Phillips1cb07e62008-01-16 00:38:05 -0600432/*
Kim Phillips0daba0e2008-03-28 14:31:23 -0500433 * SATA
434 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200435#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips0daba0e2008-03-28 14:31:23 -0500436#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200437#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500438#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
439#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500440#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500442#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
443#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500444
445#ifdef CONFIG_FSL_SATA
446#define CONFIG_LBA48
Kim Phillips0daba0e2008-03-28 14:31:23 -0500447#endif
448
449/*
Kim Phillips1cb07e62008-01-16 00:38:05 -0600450 * Environment
451 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200452#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger93831bb2011-10-11 23:57:19 -0500453 #define CONFIG_ENV_ADDR \
454 (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200455 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */
456 #define CONFIG_ENV_SIZE 0x4000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600457#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200458 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200459 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600460#endif
461
462#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200463#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600464
465/*
466 * BOOTP options
467 */
468#define CONFIG_BOOTP_BOOTFILESIZE
469#define CONFIG_BOOTP_BOOTPATH
470#define CONFIG_BOOTP_GATEWAY
471#define CONFIG_BOOTP_HOSTNAME
472
Kim Phillips1cb07e62008-01-16 00:38:05 -0600473/*
474 * Command line configuration.
475 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600476
Kim Phillips1cb07e62008-01-16 00:38:05 -0600477#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500478#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600479
480#undef CONFIG_WATCHDOG /* watchdog disabled */
481
Anton Vorontsov3628a932009-06-10 00:25:30 +0400482#ifdef CONFIG_MMC
483#define CONFIG_FSL_ESDHC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800484#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov3628a932009-06-10 00:25:30 +0400485#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsov3628a932009-06-10 00:25:30 +0400486#endif
487
Kim Phillips1cb07e62008-01-16 00:38:05 -0600488/*
489 * Miscellaneous configurable options
490 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500491#define CONFIG_SYS_LONGHELP /* undef to save memory */
492#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600493
Kim Phillips1cb07e62008-01-16 00:38:05 -0600494/*
495 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700496 * have to be in the first 256 MB of memory, since this is
Kim Phillips1cb07e62008-01-16 00:38:05 -0600497 * the maximum mapped by the Linux kernel during initialization.
498 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500499#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800500#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600501
502/*
503 * Core HID Setup
504 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500505#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500506#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
507 | HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200508#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600509
510/*
511 * MMU Setup
512 */
513
Becky Bruce03ea1be2008-05-08 19:02:12 -0500514#define CONFIG_HIGH_BATS 1 /* High BATs supported */
515
Kim Phillips1cb07e62008-01-16 00:38:05 -0600516/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200517#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
518#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600519
Joe Hershberger93831bb2011-10-11 23:57:19 -0500520#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500521 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500522 | BATL_MEMCOHERENCE)
523#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
524 | BATU_BL_256M \
525 | BATU_VS \
526 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200527#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
528#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600529
Joe Hershberger93831bb2011-10-11 23:57:19 -0500530#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500531 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500532 | BATL_MEMCOHERENCE)
533#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
534 | BATU_BL_256M \
535 | BATU_VS \
536 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200537#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
538#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600539
540/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500541#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500542 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500543 | BATL_CACHEINHIBIT \
544 | BATL_GUARDEDSTORAGE)
545#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
546 | BATU_BL_8M \
547 | BATU_VS \
548 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200549#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
550#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600551
552/* L2 Switch: cache-inhibit and guarded */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500553#define CONFIG_SYS_IBAT3L (CONFIG_SYS_VSC7385_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500554 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500555 | BATL_CACHEINHIBIT \
556 | BATL_GUARDEDSTORAGE)
557#define CONFIG_SYS_IBAT3U (CONFIG_SYS_VSC7385_BASE \
558 | BATU_BL_128K \
559 | BATU_VS \
560 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200561#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
562#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600563
564/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500565#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500566 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500567 | BATL_MEMCOHERENCE)
568#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
569 | BATU_BL_32M \
570 | BATU_VS \
571 | BATU_VP)
572#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500573 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500574 | BATL_CACHEINHIBIT \
575 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200576#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600577
578/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500579#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500580#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
581 | BATU_BL_128K \
582 | BATU_VS \
583 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200584#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
585#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600586
587#ifdef CONFIG_PCI
588/* PCI MEM space: cacheable */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500589#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500590 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500591 | BATL_MEMCOHERENCE)
592#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
593 | BATU_BL_256M \
594 | BATU_VS \
595 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200596#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
597#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600598/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500599#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500600 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500601 | BATL_CACHEINHIBIT \
602 | BATL_GUARDEDSTORAGE)
603#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
604 | BATU_BL_256M \
605 | BATU_VS \
606 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200607#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
608#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600609#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200610#define CONFIG_SYS_IBAT6L (0)
611#define CONFIG_SYS_IBAT6U (0)
612#define CONFIG_SYS_IBAT7L (0)
613#define CONFIG_SYS_IBAT7U (0)
614#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
615#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
616#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
617#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600618#endif
619
Kim Phillips1cb07e62008-01-16 00:38:05 -0600620#if defined(CONFIG_CMD_KGDB)
621#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600622#endif
623
624/*
625 * Environment Configuration
626 */
627#define CONFIG_ENV_OVERWRITE
628
Anton Vorontsov07e60912008-03-14 23:20:18 +0300629#define CONFIG_HAS_FSL_DR_USB
Nikhil Badolac4cff522014-10-20 16:31:01 +0530630#define CONFIG_USB_EHCI_FSL
631#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov07e60912008-03-14 23:20:18 +0300632
Joe Hershberger93831bb2011-10-11 23:57:19 -0500633#define CONFIG_NETDEV "eth1"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600634
635#define CONFIG_HOSTNAME mpc837x_rdb
Joe Hershberger257ff782011-10-13 13:03:47 +0000636#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500637#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000638#define CONFIG_BOOTFILE "uImage"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500639 /* U-Boot image on TFTP server */
640#define CONFIG_UBOOTPATH "u-boot.bin"
641#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600642
Joe Hershberger93831bb2011-10-11 23:57:19 -0500643 /* default location for tftp and bootm */
644#define CONFIG_LOADADDR 800000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600645
Kim Phillips1cb07e62008-01-16 00:38:05 -0600646#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500647 "netdev=" CONFIG_NETDEV "\0" \
648 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600649 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200650 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
651 " +$filesize; " \
652 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
653 " +$filesize; " \
654 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
655 " $filesize; " \
656 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
657 " +$filesize; " \
658 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
659 " $filesize\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500660 "fdtaddr=780000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500661 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600662 "ramdiskaddr=1000000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500663 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600664 "console=ttyS0\0" \
665 "setbootargs=setenv bootargs " \
666 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
667 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500668 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
669 "$netdev:off " \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600670 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
671
672#define CONFIG_NFSBOOTCOMMAND \
673 "setenv rootdev /dev/nfs;" \
674 "run setbootargs;" \
675 "run setipargs;" \
676 "tftp $loadaddr $bootfile;" \
677 "tftp $fdtaddr $fdtfile;" \
678 "bootm $loadaddr - $fdtaddr"
679
680#define CONFIG_RAMBOOTCOMMAND \
681 "setenv rootdev /dev/ram;" \
682 "run setbootargs;" \
683 "tftp $ramdiskaddr $ramdiskfile;" \
684 "tftp $loadaddr $bootfile;" \
685 "tftp $fdtaddr $fdtfile;" \
686 "bootm $loadaddr $ramdiskaddr $fdtaddr"
687
Kim Phillips1cb07e62008-01-16 00:38:05 -0600688#endif /* __CONFIG_H */