blob: 615715750816b5323f1876f47ac1db6f10bc20cf [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Heiko Schocherac1956e2006-04-20 08:42:42 +02002/*
Jens Scharsig2686eff2012-05-02 00:57:08 +00003 * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
Heiko Schocherac1956e2006-04-20 08:42:42 +02004 *
Jens Scharsig772d9b02009-07-24 10:31:48 +02005 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
Heiko Schocherac1956e2006-04-20 08:42:42 +02006 */
7
Jens Scharsig2686eff2012-05-02 00:57:08 +00008#ifndef _CONFIG_EB_CPU5282_H_
9#define _CONFIG_EB_CPU5282_H_
Heiko Schocherac1956e2006-04-20 08:42:42 +020010
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020011#undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
Wolfgang Denkf7290752006-06-10 22:00:40 +020012
Jens Scharsig772d9b02009-07-24 10:31:48 +020013/*----------------------------------------------------------------------*
14 * High Level Configuration Options (easy to change) *
15 *----------------------------------------------------------------------*/
Heiko Schocherac1956e2006-04-20 08:42:42 +020016
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020017#define CONFIG_SYS_UART_PORT (0)
Heiko Schocherac1956e2006-04-20 08:42:42 +020018
Jens Scharsig772d9b02009-07-24 10:31:48 +020019#undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
Heiko Schocherac1956e2006-04-20 08:42:42 +020020
Jens Scharsig772d9b02009-07-24 10:31:48 +020021/*----------------------------------------------------------------------*
22 * Options *
23 *----------------------------------------------------------------------*/
24
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000025#define STATUS_LED_ACTIVE 0
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000026
Jens Scharsig772d9b02009-07-24 10:31:48 +020027/*----------------------------------------------------------------------*
28 * Configuration for environment *
29 * Environment is in the second sector of the first 256k of flash *
30 *----------------------------------------------------------------------*/
31
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032/*#define CONFIG_SYS_DRAM_TEST 1 */
33#undef CONFIG_SYS_DRAM_TEST
Heiko Schocherac1956e2006-04-20 08:42:42 +020034
Jens Scharsig772d9b02009-07-24 10:31:48 +020035/*----------------------------------------------------------------------*
36 * Clock and PLL Configuration *
37 *----------------------------------------------------------------------*/
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000038#define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */
Heiko Schocherac1956e2006-04-20 08:42:42 +020039
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000040/* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
Heiko Schocherac1956e2006-04-20 08:42:42 +020041
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000042#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
Jens Scharsig772d9b02009-07-24 10:31:48 +020043#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
Heiko Schocherac1956e2006-04-20 08:42:42 +020044
Jens Scharsig772d9b02009-07-24 10:31:48 +020045/*----------------------------------------------------------------------*
46 * Network *
47 *----------------------------------------------------------------------*/
48
Angelo Durgehello68d46ad2019-11-15 23:54:15 +010049#ifdef CONFIG_MCFFEC
Jens Scharsig772d9b02009-07-24 10:31:48 +020050#define CONFIG_SYS_DISCOVER_PHY
Jens Scharsig772d9b02009-07-24 10:31:48 +020051#define CONFIG_OVERWRITE_ETHADDR_ONCE
Angelo Durgehello68d46ad2019-11-15 23:54:15 +010052#endif
Jens Scharsig772d9b02009-07-24 10:31:48 +020053
54/*-------------------------------------------------------------------------
Heiko Schocherac1956e2006-04-20 08:42:42 +020055 * Low Level Configuration Settings
56 * (address mappings, register initial values, etc.)
57 * You should know what you are doing if you make changes here.
Jens Scharsig772d9b02009-07-24 10:31:48 +020058 *-----------------------------------------------------------------------*/
59
60#define CONFIG_SYS_MBAR 0x40000000
Heiko Schocherac1956e2006-04-20 08:42:42 +020061
Heiko Schocherac1956e2006-04-20 08:42:42 +020062/*-----------------------------------------------------------------------
63 * Definitions for initial stack pointer and data area (in DPRAM)
Jens Scharsig772d9b02009-07-24 10:31:48 +020064 *-----------------------------------------------------------------------*/
65
66#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000067#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Heiko Schocherac1956e2006-04-20 08:42:42 +020068
69/*-----------------------------------------------------------------------
70 * Start addresses for the final memory configuration
71 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocherac1956e2006-04-20 08:42:42 +020073 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000074#define CONFIG_SYS_SDRAM_BASE0 0x00000000
75#define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */
Heiko Schocherac1956e2006-04-20 08:42:42 +020076
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000077#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0
78#define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0
Heiko Schocherac1956e2006-04-20 08:42:42 +020079
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_MONITOR_LEN 0x20000
Heiko Schocherac1956e2006-04-20 08:42:42 +020081
82/*
83 * For booting Linux, the board info and command line data
84 * have to be in the first 8 MB of memory, since this is
85 * the maximum mapped by the Linux kernel during initialization ??
86 */
Jens Scharsig772d9b02009-07-24 10:31:48 +020087#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocherac1956e2006-04-20 08:42:42 +020088
89/*-----------------------------------------------------------------------
90 * FLASH organization
91 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000092#define CONFIG_FLASH_SHOW_PROGRESS 45
Jens Scharsig772d9b02009-07-24 10:31:48 +020093
94#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
95#define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
96#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
97
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000098#define CONFIG_SYS_MAX_FLASH_SECT 128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200100
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000101#define CONFIG_SYS_FLASH_SIZE 16*1024*1024
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000102
103#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
104
Heiko Schocherac1956e2006-04-20 08:42:42 +0200105/*-----------------------------------------------------------------------
106 * Cache Configuration
107 */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200108
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600109#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200110 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600111#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200112 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600113#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
114#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
115 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
116 CF_ACR_EN | CF_ACR_SM_ALL)
117#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
118 CF_CACR_CEIB | CF_CACR_DBWE | \
119 CF_CACR_EUSP)
120
Heiko Schocherac1956e2006-04-20 08:42:42 +0200121/*-----------------------------------------------------------------------
122 * Memory bank definitions
123 */
124
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000125#define CONFIG_SYS_CS0_BASE 0xFF000000
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000126#define CONFIG_SYS_CS0_CTRL 0x00001980
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000127#define CONFIG_SYS_CS0_MASK 0x00FF0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200128
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000129#define CONFIG_SYS_CS2_BASE 0xE0000000
130#define CONFIG_SYS_CS2_CTRL 0x00001980
131#define CONFIG_SYS_CS2_MASK 0x000F0001
132
133#define CONFIG_SYS_CS3_BASE 0xE0100000
134#define CONFIG_SYS_CS3_CTRL 0x00001980
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000135#define CONFIG_SYS_CS3_MASK 0x000F0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200136
137/*-----------------------------------------------------------------------
138 * Port configuration
139 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
141#define CONFIG_SYS_PADDR 0x0000000
142#define CONFIG_SYS_PADAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
145#define CONFIG_SYS_PBDDR 0x0000000
146#define CONFIG_SYS_PBDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
149#define CONFIG_SYS_PCDDR 0x0000000
150#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200151
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
153#define CONFIG_SYS_PCDDR 0x0000000
154#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200155
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000156#define CONFIG_SYS_PASPAR 0x0F0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_PEHLPAR 0xC0
Jens Scharsig772d9b02009-07-24 10:31:48 +0200158#define CONFIG_SYS_PUAPAR 0x0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_DDRUA 0x05
160#define CONFIG_SYS_PJPAR 0xFF
Heiko Schocherac1956e2006-04-20 08:42:42 +0200161
162/*-----------------------------------------------------------------------
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000163 * I2C
164 */
165
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000166#ifdef CONFIG_CMD_DATE
167#define CONFIG_RTC_DS1338
168#define CONFIG_I2C_RTC_ADDR 0x68
169#endif
170
171/*-----------------------------------------------------------------------
Jens Scharsig772d9b02009-07-24 10:31:48 +0200172 * VIDEO configuration
Heiko Schocherac1956e2006-04-20 08:42:42 +0200173 */
174
Jens Scharsig772d9b02009-07-24 10:31:48 +0200175#define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
176#define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000177#define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE
Jens Scharsig772d9b02009-07-24 10:31:48 +0200178
179#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
180#define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
181#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
182
183#define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
184#define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
185#define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
186
187#define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
188#define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
189#define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
190
191#define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
192#define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
193#define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
Heiko Schocherac1956e2006-04-20 08:42:42 +0200194
Heiko Schocherac1956e2006-04-20 08:42:42 +0200195#endif /* _CONFIG_M5282EVB_H */
196/*---------------------------------------------------------------------*/