wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com> |
| 3 | * |
| 4 | * See file CREDITS for list of people who contributed to this |
| 5 | * project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | |
| 23 | /************************************************************************ |
| 24 | * config for XPedite1000 from XES Inc. |
| 25 | * Ported from EBONY config by Travis B. Sawyer <tsawyer@sandburst.com> |
| 26 | * (C) Copyright 2003 Sandburst Corporation |
Wolfgang Denk | 0ee7077 | 2005-09-23 11:05:55 +0200 | [diff] [blame] | 27 | * board/config_EBONY.h - configuration for AMCC 440GP Ref (Ebony) |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 28 | ***********************************************************************/ |
| 29 | |
| 30 | #ifndef __CONFIG_H |
| 31 | #define __CONFIG_H |
| 32 | |
| 33 | /*----------------------------------------------------------------------- |
| 34 | * High Level Configuration Options |
| 35 | *----------------------------------------------------------------------*/ |
| 36 | #define CONFIG_XPEDITE1K 1 /* Board is XPedite 1000 */ |
| 37 | #define CONFIG_4xx 1 /* ... PPC4xx family */ |
| 38 | #define CONFIG_440 1 |
Stefan Roese | b30f2a1 | 2005-08-08 12:42:22 +0200 | [diff] [blame] | 39 | #define CONFIG_440GX 1 /* 440 GX */ |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 40 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ |
Mike Frysinger | 13e9bb9 | 2009-02-16 18:03:14 -0500 | [diff] [blame] | 41 | #define CONFIG_MISC_INIT_R |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 42 | #undef CONFIG_SYS_DRAM_TEST /* Disable-takes long time! */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 43 | #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */ |
| 44 | |
| 45 | |
| 46 | /* POST support */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 47 | #define CONFIG_POST (CONFIG_SYS_POST_RTC | \ |
| 48 | CONFIG_SYS_POST_I2C) |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 49 | |
| 50 | /*----------------------------------------------------------------------- |
| 51 | * Base addresses -- Note these are effective addresses where the |
| 52 | * actual resources get mapped (not physical addresses) |
| 53 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 54 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */ |
Peter Tyser | 0ed0833 | 2009-07-17 19:01:03 -0500 | [diff] [blame^] | 55 | #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 56 | |
Peter Tyser | 0ed0833 | 2009-07-17 19:01:03 -0500 | [diff] [blame^] | 57 | #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 58 | #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */ |
| 59 | #define CONFIG_SYS_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */ |
| 60 | #define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */ |
| 61 | #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 62 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 63 | #define CONFIG_SYS_NVRAM_BASE_ADDR (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000) |
| 64 | #define CONFIG_SYS_GPIO_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x00000700) |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 65 | |
| 66 | #define USR_LED0 0x00000080 |
| 67 | #define USR_LED1 0x00000100 |
| 68 | #define USR_LED2 0x00000200 |
| 69 | #define USR_LED3 0x00000400 |
| 70 | |
| 71 | #ifndef __ASSEMBLY__ |
| 72 | extern unsigned long in32(unsigned int); |
| 73 | extern void out32(unsigned int, unsigned long); |
| 74 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 75 | #define LED0_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED0)) |
| 76 | #define LED1_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED1)) |
| 77 | #define LED2_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED2)) |
| 78 | #define LED3_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED3)) |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 79 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 80 | #define LED0_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED0)) |
| 81 | #define LED1_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED1)) |
| 82 | #define LED2_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED2)) |
| 83 | #define LED3_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED3)) |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 84 | #endif |
| 85 | |
| 86 | /*----------------------------------------------------------------------- |
| 87 | * Initial RAM & stack pointer (placed in internal SRAM) |
| 88 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 89 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
| 90 | #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE |
| 91 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */ |
| 92 | #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */ |
| 93 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 94 | |
| 95 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 96 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) |
| 97 | #define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 0x4) |
| 98 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_POST_WORD_ADDR |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 99 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
| 101 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc*/ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 102 | |
| 103 | /*----------------------------------------------------------------------- |
| 104 | * Serial Port |
| 105 | *----------------------------------------------------------------------*/ |
| 106 | #undef CONFIG_SERIAL_SOFTWARE_FIFO |
| 107 | #define CONFIG_BAUDRATE 9600 |
| 108 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 110 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400} |
| 111 | |
| 112 | /*----------------------------------------------------------------------- |
| 113 | * NVRAM/RTC |
| 114 | * |
| 115 | * NOTE: Upper 8 bytes of NVRAM is where the RTC registers are located. |
| 116 | * The DS1743 code assumes this condition (i.e. -- it assumes the base |
| 117 | * address for the RTC registers is: |
| 118 | * |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 119 | * CONFIG_SYS_NVRAM_BASE_ADDR + CONFIG_SYS_NVRAM_SIZE |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 120 | * |
| 121 | *----------------------------------------------------------------------*/ |
| 122 | /* TBS: Xpedite 1000 has STMicro M41T00 via IIC */ |
| 123 | #define CONFIG_RTC_M41T11 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 |
| 125 | #define CONFIG_SYS_M41T11_BASE_YEAR 2000 |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 126 | |
| 127 | /*----------------------------------------------------------------------- |
| 128 | * FLASH related |
| 129 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
Peter Tyser | 0ed0833 | 2009-07-17 19:01:03 -0500 | [diff] [blame^] | 131 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE} |
| 132 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ |
| 133 | #define CONFIG_FLASH_CFI_DRIVER |
| 134 | #define CONFIG_SYS_FLASH_CFI |
| 135 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 136 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 138 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 139 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 140 | |
| 141 | /*----------------------------------------------------------------------- |
| 142 | * DDR SDRAM |
| 143 | *----------------------------------------------------------------------*/ |
| 144 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */ |
| 145 | #define SPD_EEPROM_ADDRESS {0x54} /* SPD i2c spd addresses */ |
| 146 | #define CONFIG_VERY_BIG_RAM 1 |
| 147 | /*----------------------------------------------------------------------- |
| 148 | * I2C |
| 149 | *----------------------------------------------------------------------*/ |
| 150 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ |
| 151 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 152 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 153 | #define CONFIG_SYS_I2C_SLAVE 0x7f |
| 154 | #define CONFIG_SYS_I2C_NOPROBES {0x55,0x56,0x57,0x58,0x59,0x5a,0x5b,0x5c,0x69} /* Don't probe these addrs */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 155 | |
| 156 | /*----------------------------------------------------------------------- |
| 157 | * Environment |
| 158 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 159 | #define CONFIG_ENV_IS_IN_EEPROM 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 160 | #define CONFIG_ENV_SIZE 0x100 /* Size of Environment vars */ |
| 161 | #define CONFIG_ENV_OFFSET 0x100 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 162 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* this is actually the second page of the eeprom */ |
| 163 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 164 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 |
| 165 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 166 | |
| 167 | #define CONFIG_BOOTARGS "root=/dev/hda1 " |
| 168 | #define CONFIG_BOOTCOMMAND "bootm ffc00000" /* autoboot command */ |
wdenk | 372f030 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 169 | #define CONFIG_BOOTDELAY 5 /* disable autoboot */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 170 | #define CONFIG_BAUDRATE 9600 |
| 171 | |
| 172 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 173 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 174 | |
Ben Warren | 3a918a6 | 2008-10-27 23:50:15 -0700 | [diff] [blame] | 175 | #define CONFIG_PPC4xx_EMAC |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 176 | #define CONFIG_MII 1 /* MII PHY management */ |
| 177 | #define CONFIG_PHY_ADDR 0 /* PHY address phy0 not populated */ |
| 178 | #define CONFIG_PHY1_ADDR 1 /* PHY address phy1 not populated */ |
| 179 | #define CONFIG_PHY2_ADDR 4 /* PHY address phy2 */ |
| 180 | #define CONFIG_PHY3_ADDR 8 /* PHY address phy3 */ |
| 181 | #define CONFIG_NET_MULTI 1 |
wdenk | eec9a3d | 2004-03-23 23:20:24 +0000 | [diff] [blame] | 182 | #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ |
Stefan Roese | 0c7ffc0 | 2005-08-16 18:18:00 +0200 | [diff] [blame] | 183 | #define CONFIG_PHY_RESET 1 /* reset phy upon startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 185 | |
wdenk | 54070ab | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 186 | #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */ |
| 187 | #define CONFIG_HAS_ETH2 1 /* add support for "eth2addr" */ |
| 188 | #define CONFIG_HAS_ETH3 1 /* add support for "eth3addr" */ |
| 189 | |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 190 | |
Jon Loeliger | 2161619 | 2007-07-08 15:31:57 -0500 | [diff] [blame] | 191 | /* |
Jon Loeliger | beb9ff4 | 2007-07-10 09:22:23 -0500 | [diff] [blame] | 192 | * BOOTP options |
| 193 | */ |
| 194 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 195 | #define CONFIG_BOOTP_BOOTPATH |
| 196 | #define CONFIG_BOOTP_GATEWAY |
| 197 | #define CONFIG_BOOTP_HOSTNAME |
| 198 | |
| 199 | |
| 200 | /* |
Jon Loeliger | 2161619 | 2007-07-08 15:31:57 -0500 | [diff] [blame] | 201 | * Command line configuration. |
| 202 | */ |
| 203 | #include <config_cmd_default.h> |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 204 | |
Jon Loeliger | 2161619 | 2007-07-08 15:31:57 -0500 | [diff] [blame] | 205 | #define CONFIG_CMD_PCI |
| 206 | #define CONFIG_CMD_IRQ |
| 207 | #define CONFIG_CMD_I2C |
| 208 | #define CONFIG_CMD_DATE |
| 209 | #define CONFIG_CMD_BEDBUG |
| 210 | #define CONFIG_CMD_EEPROM |
| 211 | #define CONFIG_CMD_PING |
| 212 | #define CONFIG_CMD_ELF |
| 213 | #define CONFIG_CMD_MII |
| 214 | #define CONFIG_CMD_DIAG |
| 215 | #define CONFIG_CMD_FAT |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 216 | |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 217 | |
| 218 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 219 | |
| 220 | /* |
| 221 | * Miscellaneous configurable options |
| 222 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 223 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 224 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | 2161619 | 2007-07-08 15:31:57 -0500 | [diff] [blame] | 225 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 227 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 228 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 229 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 230 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 231 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 232 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 233 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 235 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 236 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 237 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
| 238 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 239 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 240 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 241 | |
| 242 | |
| 243 | /*----------------------------------------------------------------------- |
| 244 | * PCI stuff |
| 245 | *----------------------------------------------------------------------- |
| 246 | */ |
| 247 | /* General PCI */ |
| 248 | #define CONFIG_PCI /* include pci support */ |
| 249 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 250 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 251 | #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 252 | |
| 253 | /* Board-specific PCI */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 254 | #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 255 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 256 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */ |
| 257 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */ |
| 258 | #define CONFIG_SYS_PCI_FORCE_PCI_CONV /* Force PCI Conventional Mode */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 259 | /* |
| 260 | * For booting Linux, the board info and command line data |
| 261 | * have to be in the first 8 MB of memory, since this is |
| 262 | * the maximum mapped by the Linux kernel during initialization. |
| 263 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 264 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 265 | |
| 266 | /* |
| 267 | * Internal Definitions |
| 268 | * |
| 269 | * Boot Flags |
| 270 | */ |
| 271 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 272 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 273 | |
Jon Loeliger | 2161619 | 2007-07-08 15:31:57 -0500 | [diff] [blame] | 274 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 275 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 276 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 277 | #endif |
| 278 | #endif /* __CONFIG_H */ |