blob: d1db34c3343a02c7ebab6cc5cc519c01ae4ba744 [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
wdenkc8434db2003-03-26 06:55:25 +00002 * linux/include/linux/mtd/nand.h
wdenke2211742002-11-02 23:30:20 +00003 *
Christian Hitzb8a6b372011-10-12 09:32:02 +02004 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
wdenke2211742002-11-02 23:30:20 +00007 *
Heiko Schocherf5895d12014-06-24 10:10:04 +02008 * SPDX-License-Identifier: GPL-2.0+
wdenke2211742002-11-02 23:30:20 +00009 *
William Juul52c07962007-10-31 13:53:06 +010010 * Info:
11 * Contains standard defines and IDs for NAND flash devices
wdenke2211742002-11-02 23:30:20 +000012 *
William Juul52c07962007-10-31 13:53:06 +010013 * Changelog:
14 * See git changelog.
wdenke2211742002-11-02 23:30:20 +000015 */
16#ifndef __LINUX_MTD_NAND_H
17#define __LINUX_MTD_NAND_H
18
Masahiro Yamadaadae2ec2016-09-21 11:28:53 +090019#include <config.h>
William Juul52c07962007-10-31 13:53:06 +010020
Masahiro Yamadaadae2ec2016-09-21 11:28:53 +090021#include <linux/compat.h>
22#include <linux/mtd/mtd.h>
23#include <linux/mtd/flashchip.h>
24#include <linux/mtd/bbm.h>
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010025
26struct mtd_info;
Lei Wen75bde942011-01-06 09:48:18 +080027struct nand_flash_dev;
Scott Wood52ab7ce2016-05-30 13:57:58 -050028struct device_node;
29
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010030/* Scan and identify a NAND device */
Sascha Hauere98d1d72017-11-22 02:38:14 +090031int nand_scan(struct mtd_info *mtd, int max_chips);
Heiko Schocherf5895d12014-06-24 10:10:04 +020032/*
33 * Separate phases of nand_scan(), allowing board driver to intervene
34 * and override command or ECC setup according to flash type.
35 */
Sascha Hauere98d1d72017-11-22 02:38:14 +090036int nand_scan_ident(struct mtd_info *mtd, int max_chips,
Heiko Schocherf5895d12014-06-24 10:10:04 +020037 struct nand_flash_dev *table);
Sascha Hauere98d1d72017-11-22 02:38:14 +090038int nand_scan_tail(struct mtd_info *mtd);
William Juul52c07962007-10-31 13:53:06 +010039
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010040/* Free resources held by the NAND device */
Sascha Hauere98d1d72017-11-22 02:38:14 +090041void nand_release(struct mtd_info *mtd);
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010042
William Juul52c07962007-10-31 13:53:06 +010043/* Internal helper for board drivers which need to override command function */
Sascha Hauere98d1d72017-11-22 02:38:14 +090044void nand_wait_ready(struct mtd_info *mtd);
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010045
Christian Hitzb8a6b372011-10-12 09:32:02 +020046/*
47 * This constant declares the max. oobsize / page, which
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010048 * is supported now. If you add a chip with bigger oobsize/page
49 * adjust this accordingly.
50 */
Boris Brezillon971b0752016-06-15 21:09:26 +020051#define NAND_MAX_OOBSIZE 1664
Siva Durga Prasad Paladuguf16bd952015-04-28 18:16:03 +053052#define NAND_MAX_PAGESIZE 16384
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010053
54/*
55 * Constants for hardware specific CLE/ALE/NCE function
William Juul52c07962007-10-31 13:53:06 +010056 *
57 * These are bits which can be or'ed to set/clear multiple
58 * bits in one go.
59 */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010060/* Select the chip by setting nCE to low */
William Juul52c07962007-10-31 13:53:06 +010061#define NAND_NCE 0x01
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010062/* Select the command latch by setting CLE to high */
William Juul52c07962007-10-31 13:53:06 +010063#define NAND_CLE 0x02
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010064/* Select the address latch by setting ALE to high */
William Juul52c07962007-10-31 13:53:06 +010065#define NAND_ALE 0x04
66
67#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
68#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
69#define NAND_CTRL_CHANGE 0x80
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010070
wdenke2211742002-11-02 23:30:20 +000071/*
72 * Standard NAND flash commands
73 */
74#define NAND_CMD_READ0 0
75#define NAND_CMD_READ1 1
William Juul52c07962007-10-31 13:53:06 +010076#define NAND_CMD_RNDOUT 5
wdenke2211742002-11-02 23:30:20 +000077#define NAND_CMD_PAGEPROG 0x10
78#define NAND_CMD_READOOB 0x50
79#define NAND_CMD_ERASE1 0x60
80#define NAND_CMD_STATUS 0x70
81#define NAND_CMD_SEQIN 0x80
William Juul52c07962007-10-31 13:53:06 +010082#define NAND_CMD_RNDIN 0x85
wdenke2211742002-11-02 23:30:20 +000083#define NAND_CMD_READID 0x90
84#define NAND_CMD_ERASE2 0xd0
Christian Hitzb8a6b372011-10-12 09:32:02 +020085#define NAND_CMD_PARAM 0xec
Sergey Lapin3a38a552013-01-14 03:46:50 +000086#define NAND_CMD_GET_FEATURES 0xee
87#define NAND_CMD_SET_FEATURES 0xef
wdenke2211742002-11-02 23:30:20 +000088#define NAND_CMD_RESET 0xff
89
Christian Hitzb8a6b372011-10-12 09:32:02 +020090#define NAND_CMD_LOCK 0x2a
91#define NAND_CMD_UNLOCK1 0x23
92#define NAND_CMD_UNLOCK2 0x24
93
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010094/* Extended commands for large page devices */
95#define NAND_CMD_READSTART 0x30
William Juul52c07962007-10-31 13:53:06 +010096#define NAND_CMD_RNDOUTSTART 0xE0
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010097#define NAND_CMD_CACHEDPROG 0x15
98
William Juul52c07962007-10-31 13:53:06 +010099/* Extended commands for AG-AND device */
100/*
101 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
102 * there is no way to distinguish that from NAND_CMD_READ0
103 * until the remaining sequence of commands has been completed
104 * so add a high order bit and mask it off in the command.
105 */
106#define NAND_CMD_DEPLETE1 0x100
107#define NAND_CMD_DEPLETE2 0x38
108#define NAND_CMD_STATUS_MULTI 0x71
109#define NAND_CMD_STATUS_ERROR 0x72
110/* multi-bank error status (banks 0-3) */
111#define NAND_CMD_STATUS_ERROR0 0x73
112#define NAND_CMD_STATUS_ERROR1 0x74
113#define NAND_CMD_STATUS_ERROR2 0x75
114#define NAND_CMD_STATUS_ERROR3 0x76
115#define NAND_CMD_STATUS_RESET 0x7f
116#define NAND_CMD_STATUS_CLEAR 0xff
117
118#define NAND_CMD_NONE -1
119
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100120/* Status bits */
121#define NAND_STATUS_FAIL 0x01
122#define NAND_STATUS_FAIL_N1 0x02
123#define NAND_STATUS_TRUE_READY 0x20
124#define NAND_STATUS_READY 0x40
125#define NAND_STATUS_WP 0x80
126
Boris Brezillon32935f42017-11-22 02:38:28 +0900127#define NAND_DATA_IFACE_CHECK_ONLY -1
128
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100129/*
130 * Constants for ECC_MODES
131 */
William Juul52c07962007-10-31 13:53:06 +0100132typedef enum {
133 NAND_ECC_NONE,
134 NAND_ECC_SOFT,
135 NAND_ECC_HW,
136 NAND_ECC_HW_SYNDROME,
Sandeep Paulrajdea40702009-08-10 13:27:56 -0400137 NAND_ECC_HW_OOB_FIRST,
Christian Hitz55f7bca2011-10-12 09:31:59 +0200138 NAND_ECC_SOFT_BCH,
William Juul52c07962007-10-31 13:53:06 +0100139} nand_ecc_modes_t;
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100140
wdenke2211742002-11-02 23:30:20 +0000141/*
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100142 * Constants for Hardware ECC
William Juul52c07962007-10-31 13:53:06 +0100143 */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100144/* Reset Hardware ECC for read */
145#define NAND_ECC_READ 0
146/* Reset Hardware ECC for write */
147#define NAND_ECC_WRITE 1
Sergey Lapin3a38a552013-01-14 03:46:50 +0000148/* Enable Hardware ECC before syndrome is read back from flash */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100149#define NAND_ECC_READSYN 2
150
Scott Wood52ab7ce2016-05-30 13:57:58 -0500151/*
152 * Enable generic NAND 'page erased' check. This check is only done when
153 * ecc.correct() returns -EBADMSG.
154 * Set this flag if your implementation does not fix bitflips in erased
155 * pages and you want to rely on the default implementation.
156 */
157#define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
Boris Brezillonf1a54b02017-11-22 02:38:13 +0900158#define NAND_ECC_MAXIMIZE BIT(1)
Marc Gonzalezc3a29852017-11-22 02:38:22 +0900159/*
160 * If your controller already sends the required NAND commands when
161 * reading or writing a page, then the framework is not supposed to
162 * send READ0 and SEQIN/PAGEPROG respectively.
163 */
164#define NAND_ECC_CUSTOM_PAGE_ACCESS BIT(2)
Scott Wood52ab7ce2016-05-30 13:57:58 -0500165
William Juul52c07962007-10-31 13:53:06 +0100166/* Bit mask for flags passed to do_nand_read_ecc */
167#define NAND_GET_DEVICE 0x80
168
169
Christian Hitzb8a6b372011-10-12 09:32:02 +0200170/*
171 * Option constants for bizarre disfunctionality and real
172 * features.
173 */
Sergey Lapin3a38a552013-01-14 03:46:50 +0000174/* Buswidth is 16 bit */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100175#define NAND_BUSWIDTH_16 0x00000002
176/* Device supports partial programming without padding */
177#define NAND_NO_PADDING 0x00000004
178/* Chip has cache program function */
179#define NAND_CACHEPRG 0x00000008
180/* Chip has copy back function */
181#define NAND_COPYBACK 0x00000010
Christian Hitzb8a6b372011-10-12 09:32:02 +0200182/*
Heiko Schocherf5895d12014-06-24 10:10:04 +0200183 * Chip requires ready check on read (for auto-incremented sequential read).
184 * True only for small page devices; large page devices do not support
185 * autoincrement.
Christian Hitzb8a6b372011-10-12 09:32:02 +0200186 */
Heiko Schocherf5895d12014-06-24 10:10:04 +0200187#define NAND_NEED_READRDY 0x00000100
188
William Juul52c07962007-10-31 13:53:06 +0100189/* Chip does not allow subpage writes */
190#define NAND_NO_SUBPAGE_WRITE 0x00000200
191
Christian Hitzb8a6b372011-10-12 09:32:02 +0200192/* Device is one of 'new' xD cards that expose fake nand command set */
193#define NAND_BROKEN_XD 0x00000400
194
195/* Device behaves just like nand, but is readonly */
196#define NAND_ROM 0x00000800
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100197
Joe Hershberger7a38ffa2012-11-05 06:46:31 +0000198/* Device supports subpage reads */
Heiko Schocherf5895d12014-06-24 10:10:04 +0200199#define NAND_SUBPAGE_READ 0x00001000
Joe Hershberger7a38ffa2012-11-05 06:46:31 +0000200
Scott Wood52ab7ce2016-05-30 13:57:58 -0500201/*
202 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
203 * patterns.
204 */
205#define NAND_NEED_SCRAMBLING 0x00002000
206
Masahiro Yamada984926b2017-11-22 02:38:31 +0900207/* Device needs 3rd row address cycle */
208#define NAND_ROW_ADDR_3 0x00004000
209
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100210/* Options valid for Samsung large page devices */
Heiko Schocherf5895d12014-06-24 10:10:04 +0200211#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100212
213/* Macros to identify the above */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100214#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
Joe Hershberger7a38ffa2012-11-05 06:46:31 +0000215#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Marc Gonzalezc3a29852017-11-22 02:38:22 +0900216#define NAND_HAS_SUBPAGE_WRITE(chip) !((chip)->options & NAND_NO_SUBPAGE_WRITE)
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100217
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100218/* Non chip related options */
William Juul52c07962007-10-31 13:53:06 +0100219/* This option skips the bbt scan during initialization. */
Sergey Lapin3a38a552013-01-14 03:46:50 +0000220#define NAND_SKIP_BBTSCAN 0x00010000
Christian Hitzb8a6b372011-10-12 09:32:02 +0200221/*
222 * This option is defined if the board driver allocates its own buffers
223 * (e.g. because it needs them DMA-coherent).
224 */
Sergey Lapin3a38a552013-01-14 03:46:50 +0000225#define NAND_OWN_BUFFERS 0x00020000
Christian Hitzb8a6b372011-10-12 09:32:02 +0200226/* Chip may not exist, so silence any errors in scan */
Sergey Lapin3a38a552013-01-14 03:46:50 +0000227#define NAND_SCAN_SILENT_NODEV 0x00040000
Heiko Schocherf5895d12014-06-24 10:10:04 +0200228/*
229 * Autodetect nand buswidth with readid/onfi.
230 * This suppose the driver will configure the hardware in 8 bits mode
231 * when calling nand_scan_ident, and update its configuration
232 * before calling nand_scan_tail.
233 */
234#define NAND_BUSWIDTH_AUTO 0x00080000
Scott Wood52ab7ce2016-05-30 13:57:58 -0500235/*
236 * This option could be defined by controller drivers to protect against
237 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
238 */
239#define NAND_USE_BOUNCE_BUFFER 0x00100000
Christian Hitzb8a6b372011-10-12 09:32:02 +0200240
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100241/* Options set by nand scan */
Scott Woodf2f5c9e2012-02-20 14:50:39 -0600242/* bbt has already been read */
243#define NAND_BBT_SCANNED 0x40000000
William Juul52c07962007-10-31 13:53:06 +0100244/* Nand scan has allocated controller struct */
245#define NAND_CONTROLLER_ALLOC 0x80000000
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100246
William Juul52c07962007-10-31 13:53:06 +0100247/* Cell info constants */
248#define NAND_CI_CHIPNR_MSK 0x03
249#define NAND_CI_CELLTYPE_MSK 0x0C
Heiko Schocherf5895d12014-06-24 10:10:04 +0200250#define NAND_CI_CELLTYPE_SHIFT 2
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100251
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100252/* Keep gcc happy */
253struct nand_chip;
wdenkc8434db2003-03-26 06:55:25 +0000254
Heiko Schocherf5895d12014-06-24 10:10:04 +0200255/* ONFI features */
256#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
257#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
258
Sergey Lapin3a38a552013-01-14 03:46:50 +0000259/* ONFI timing mode, used in both asynchronous and synchronous mode */
260#define ONFI_TIMING_MODE_0 (1 << 0)
261#define ONFI_TIMING_MODE_1 (1 << 1)
262#define ONFI_TIMING_MODE_2 (1 << 2)
263#define ONFI_TIMING_MODE_3 (1 << 3)
264#define ONFI_TIMING_MODE_4 (1 << 4)
265#define ONFI_TIMING_MODE_5 (1 << 5)
266#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
267
268/* ONFI feature address */
269#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
270
Heiko Schocherf5895d12014-06-24 10:10:04 +0200271/* Vendor-specific feature address (Micron) */
272#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
273
Sergey Lapin3a38a552013-01-14 03:46:50 +0000274/* ONFI subfeature parameters length */
275#define ONFI_SUBFEATURE_PARAM_LEN 4
276
Heiko Schocherf5895d12014-06-24 10:10:04 +0200277/* ONFI optional commands SET/GET FEATURES supported? */
278#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
279
Florian Fainellic98a9352011-02-25 00:01:34 +0000280struct nand_onfi_params {
281 /* rev info and features block */
282 /* 'O' 'N' 'F' 'I' */
283 u8 sig[4];
284 __le16 revision;
285 __le16 features;
286 __le16 opt_cmd;
Heiko Schocherf5895d12014-06-24 10:10:04 +0200287 u8 reserved0[2];
288 __le16 ext_param_page_length; /* since ONFI 2.1 */
289 u8 num_of_param_pages; /* since ONFI 2.1 */
290 u8 reserved1[17];
Florian Fainellic98a9352011-02-25 00:01:34 +0000291
292 /* manufacturer information block */
293 char manufacturer[12];
294 char model[20];
295 u8 jedec_id;
296 __le16 date_code;
297 u8 reserved2[13];
298
299 /* memory organization block */
300 __le32 byte_per_page;
301 __le16 spare_bytes_per_page;
302 __le32 data_bytes_per_ppage;
303 __le16 spare_bytes_per_ppage;
304 __le32 pages_per_block;
305 __le32 blocks_per_lun;
306 u8 lun_count;
307 u8 addr_cycles;
308 u8 bits_per_cell;
309 __le16 bb_per_lun;
310 __le16 block_endurance;
311 u8 guaranteed_good_blocks;
312 __le16 guaranteed_block_endurance;
313 u8 programs_per_page;
314 u8 ppage_attr;
315 u8 ecc_bits;
316 u8 interleaved_bits;
317 u8 interleaved_ops;
318 u8 reserved3[13];
319
320 /* electrical parameter block */
321 u8 io_pin_capacitance_max;
322 __le16 async_timing_mode;
323 __le16 program_cache_timing_mode;
324 __le16 t_prog;
325 __le16 t_bers;
326 __le16 t_r;
327 __le16 t_ccs;
328 __le16 src_sync_timing_mode;
Scott Wood52ab7ce2016-05-30 13:57:58 -0500329 u8 src_ssync_features;
Florian Fainellic98a9352011-02-25 00:01:34 +0000330 __le16 clk_pin_capacitance_typ;
331 __le16 io_pin_capacitance_typ;
332 __le16 input_pin_capacitance_typ;
333 u8 input_pin_capacitance_max;
Heiko Schocherf5895d12014-06-24 10:10:04 +0200334 u8 driver_strength_support;
Florian Fainellic98a9352011-02-25 00:01:34 +0000335 __le16 t_int_r;
Scott Wood52ab7ce2016-05-30 13:57:58 -0500336 __le16 t_adl;
337 u8 reserved4[8];
Florian Fainellic98a9352011-02-25 00:01:34 +0000338
339 /* vendor */
Heiko Schocherf5895d12014-06-24 10:10:04 +0200340 __le16 vendor_revision;
341 u8 vendor[88];
Florian Fainellic98a9352011-02-25 00:01:34 +0000342
343 __le16 crc;
Heiko Schocherf5895d12014-06-24 10:10:04 +0200344} __packed;
Florian Fainellic98a9352011-02-25 00:01:34 +0000345
346#define ONFI_CRC_BASE 0x4F4E
347
Heiko Schocherf5895d12014-06-24 10:10:04 +0200348/* Extended ECC information Block Definition (since ONFI 2.1) */
349struct onfi_ext_ecc_info {
350 u8 ecc_bits;
351 u8 codeword_size;
352 __le16 bb_per_lun;
353 __le16 block_endurance;
354 u8 reserved[2];
355} __packed;
356
357#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
358#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
359#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
360struct onfi_ext_section {
361 u8 type;
362 u8 length;
363} __packed;
364
365#define ONFI_EXT_SECTION_MAX 8
366
367/* Extended Parameter Page Definition (since ONFI 2.1) */
368struct onfi_ext_param_page {
369 __le16 crc;
370 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
371 u8 reserved0[10];
372 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
373
374 /*
375 * The actual size of the Extended Parameter Page is in
376 * @ext_param_page_length of nand_onfi_params{}.
377 * The following are the variable length sections.
378 * So we do not add any fields below. Please see the ONFI spec.
379 */
380} __packed;
381
382struct nand_onfi_vendor_micron {
383 u8 two_plane_read;
384 u8 read_cache;
385 u8 read_unique_id;
386 u8 dq_imped;
387 u8 dq_imped_num_settings;
388 u8 dq_imped_feat_addr;
389 u8 rb_pulldown_strength;
390 u8 rb_pulldown_strength_feat_addr;
391 u8 rb_pulldown_strength_num_settings;
392 u8 otp_mode;
393 u8 otp_page_start;
394 u8 otp_data_prot_addr;
395 u8 otp_num_pages;
396 u8 otp_feat_addr;
397 u8 read_retry_options;
398 u8 reserved[72];
399 u8 param_revision;
400} __packed;
401
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200402struct jedec_ecc_info {
403 u8 ecc_bits;
404 u8 codeword_size;
405 __le16 bb_per_lun;
406 __le16 block_endurance;
407 u8 reserved[2];
408} __packed;
409
410/* JEDEC features */
411#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
412
413struct nand_jedec_params {
414 /* rev info and features block */
415 /* 'J' 'E' 'S' 'D' */
416 u8 sig[4];
417 __le16 revision;
418 __le16 features;
419 u8 opt_cmd[3];
420 __le16 sec_cmd;
421 u8 num_of_param_pages;
422 u8 reserved0[18];
423
424 /* manufacturer information block */
425 char manufacturer[12];
426 char model[20];
427 u8 jedec_id[6];
428 u8 reserved1[10];
429
430 /* memory organization block */
431 __le32 byte_per_page;
432 __le16 spare_bytes_per_page;
433 u8 reserved2[6];
434 __le32 pages_per_block;
435 __le32 blocks_per_lun;
436 u8 lun_count;
437 u8 addr_cycles;
438 u8 bits_per_cell;
439 u8 programs_per_page;
440 u8 multi_plane_addr;
441 u8 multi_plane_op_attr;
442 u8 reserved3[38];
443
444 /* electrical parameter block */
445 __le16 async_sdr_speed_grade;
446 __le16 toggle_ddr_speed_grade;
447 __le16 sync_ddr_speed_grade;
448 u8 async_sdr_features;
449 u8 toggle_ddr_features;
450 u8 sync_ddr_features;
451 __le16 t_prog;
452 __le16 t_bers;
453 __le16 t_r;
454 __le16 t_r_multi_plane;
455 __le16 t_ccs;
456 __le16 io_pin_capacitance_typ;
457 __le16 input_pin_capacitance_typ;
458 __le16 clk_pin_capacitance_typ;
459 u8 driver_strength_support;
Scott Wood52ab7ce2016-05-30 13:57:58 -0500460 __le16 t_adl;
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200461 u8 reserved4[36];
462
463 /* ECC and endurance block */
464 u8 guaranteed_good_blocks;
465 __le16 guaranteed_block_endurance;
466 struct jedec_ecc_info ecc_info[4];
467 u8 reserved5[29];
468
469 /* reserved */
470 u8 reserved6[148];
471
472 /* vendor */
473 __le16 vendor_rev_num;
474 u8 reserved7[88];
475
476 /* CRC for Parameter Page */
477 __le16 crc;
478} __packed;
479
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100480/**
William Juul52c07962007-10-31 13:53:06 +0100481 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
482 * @lock: protection lock
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100483 * @active: the mtd device which holds the controller currently
Christian Hitzb8a6b372011-10-12 09:32:02 +0200484 * @wq: wait queue to sleep on if a NAND operation is in
485 * progress used instead of the per chip wait queue
486 * when a hw controller is available.
wdenkc8434db2003-03-26 06:55:25 +0000487 */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100488struct nand_hw_control {
Heiko Schocherf5895d12014-06-24 10:10:04 +0200489 spinlock_t lock;
490 struct nand_chip *active;
William Juul52c07962007-10-31 13:53:06 +0100491};
492
493/**
Masahiro Yamada820eb482017-11-22 02:38:29 +0900494 * struct nand_ecc_step_info - ECC step information of ECC engine
495 * @stepsize: data bytes per ECC step
496 * @strengths: array of supported strengths
497 * @nstrengths: number of supported strengths
498 */
499struct nand_ecc_step_info {
500 int stepsize;
501 const int *strengths;
502 int nstrengths;
503};
504
505/**
506 * struct nand_ecc_caps - capability of ECC engine
507 * @stepinfos: array of ECC step information
508 * @nstepinfos: number of ECC step information
509 * @calc_ecc_bytes: driver's hook to calculate ECC bytes per step
510 */
511struct nand_ecc_caps {
512 const struct nand_ecc_step_info *stepinfos;
513 int nstepinfos;
514 int (*calc_ecc_bytes)(int step_size, int strength);
515};
516
Masahiro Yamada675fb432017-11-22 02:38:30 +0900517/* a shorthand to generate struct nand_ecc_caps with only one ECC stepsize */
518#define NAND_ECC_CAPS_SINGLE(__name, __calc, __step, ...) \
519static const int __name##_strengths[] = { __VA_ARGS__ }; \
520static const struct nand_ecc_step_info __name##_stepinfo = { \
521 .stepsize = __step, \
522 .strengths = __name##_strengths, \
523 .nstrengths = ARRAY_SIZE(__name##_strengths), \
524}; \
525static const struct nand_ecc_caps __name = { \
526 .stepinfos = &__name##_stepinfo, \
527 .nstepinfos = 1, \
528 .calc_ecc_bytes = __calc, \
529}
530
Masahiro Yamada820eb482017-11-22 02:38:29 +0900531/**
Sergey Lapin3a38a552013-01-14 03:46:50 +0000532 * struct nand_ecc_ctrl - Control structure for ECC
533 * @mode: ECC mode
534 * @steps: number of ECC steps per page
535 * @size: data bytes per ECC step
536 * @bytes: ECC bytes per step
537 * @strength: max number of correctible bits per ECC step
538 * @total: total number of ECC bytes per page
539 * @prepad: padding information for syndrome based ECC generators
540 * @postpad: padding information for syndrome based ECC generators
Scott Wood52ab7ce2016-05-30 13:57:58 -0500541 * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
William Juul52c07962007-10-31 13:53:06 +0100542 * @layout: ECC layout control struct pointer
Sergey Lapin3a38a552013-01-14 03:46:50 +0000543 * @priv: pointer to private ECC control data
544 * @hwctl: function to control hardware ECC generator. Must only
William Juul52c07962007-10-31 13:53:06 +0100545 * be provided if an hardware ECC is available
Sergey Lapin3a38a552013-01-14 03:46:50 +0000546 * @calculate: function for ECC calculation or readback from ECC hardware
Scott Wood52ab7ce2016-05-30 13:57:58 -0500547 * @correct: function for ECC correction, matching to ECC generator (sw/hw).
548 * Should return a positive number representing the number of
549 * corrected bitflips, -EBADMSG if the number of bitflips exceed
550 * ECC strength, or any other error code if the error is not
551 * directly related to correction.
552 * If -EBADMSG is returned the input buffers should be left
553 * untouched.
Scott Wood3ea94ed2015-06-26 19:03:26 -0500554 * @read_page_raw: function to read a raw page without ECC. This function
555 * should hide the specific layout used by the ECC
556 * controller and always return contiguous in-band and
557 * out-of-band data even if they're not stored
558 * contiguously on the NAND chip (e.g.
559 * NAND_ECC_HW_SYNDROME interleaves in-band and
560 * out-of-band data).
561 * @write_page_raw: function to write a raw page without ECC. This function
562 * should hide the specific layout used by the ECC
563 * controller and consider the passed data as contiguous
564 * in-band and out-of-band data. ECC controller is
565 * responsible for doing the appropriate transformations
566 * to adapt to its specific layout (e.g.
567 * NAND_ECC_HW_SYNDROME interleaves in-band and
568 * out-of-band data).
Sergey Lapin3a38a552013-01-14 03:46:50 +0000569 * @read_page: function to read a page according to the ECC generator
570 * requirements; returns maximum number of bitflips corrected in
571 * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
572 * @read_subpage: function to read parts of the page covered by ECC;
573 * returns same as read_page()
Heiko Schocherf5895d12014-06-24 10:10:04 +0200574 * @write_subpage: function to write parts of the page covered by ECC.
Sergey Lapin3a38a552013-01-14 03:46:50 +0000575 * @write_page: function to write a page according to the ECC generator
Christian Hitzb8a6b372011-10-12 09:32:02 +0200576 * requirements.
Sergey Lapin3a38a552013-01-14 03:46:50 +0000577 * @write_oob_raw: function to write chip OOB data without ECC
578 * @read_oob_raw: function to read chip OOB data without ECC
William Juul52c07962007-10-31 13:53:06 +0100579 * @read_oob: function to read chip OOB data
580 * @write_oob: function to write chip OOB data
581 */
582struct nand_ecc_ctrl {
Christian Hitzb8a6b372011-10-12 09:32:02 +0200583 nand_ecc_modes_t mode;
584 int steps;
585 int size;
586 int bytes;
587 int total;
Sergey Lapin3a38a552013-01-14 03:46:50 +0000588 int strength;
Christian Hitzb8a6b372011-10-12 09:32:02 +0200589 int prepad;
590 int postpad;
Scott Wood52ab7ce2016-05-30 13:57:58 -0500591 unsigned int options;
William Juul52c07962007-10-31 13:53:06 +0100592 struct nand_ecclayout *layout;
Christian Hitzb8a6b372011-10-12 09:32:02 +0200593 void *priv;
594 void (*hwctl)(struct mtd_info *mtd, int mode);
595 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
596 uint8_t *ecc_code);
597 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
598 uint8_t *calc_ecc);
599 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Sergey Lapin3a38a552013-01-14 03:46:50 +0000600 uint8_t *buf, int oob_required, int page);
601 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Scott Wood46e13102016-05-30 13:57:57 -0500602 const uint8_t *buf, int oob_required, int page);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200603 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
Sergey Lapin3a38a552013-01-14 03:46:50 +0000604 uint8_t *buf, int oob_required, int page);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200605 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200606 uint32_t offs, uint32_t len, uint8_t *buf, int page);
Heiko Schocherf5895d12014-06-24 10:10:04 +0200607 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
608 uint32_t offset, uint32_t data_len,
Scott Wood46e13102016-05-30 13:57:57 -0500609 const uint8_t *data_buf, int oob_required, int page);
Sergey Lapin3a38a552013-01-14 03:46:50 +0000610 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Scott Wood46e13102016-05-30 13:57:57 -0500611 const uint8_t *buf, int oob_required, int page);
Sergey Lapin3a38a552013-01-14 03:46:50 +0000612 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
613 int page);
614 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
615 int page);
616 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200617 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
618 int page);
William Juul52c07962007-10-31 13:53:06 +0100619};
620
Marc Gonzalezc3a29852017-11-22 02:38:22 +0900621static inline int nand_standard_page_accessors(struct nand_ecc_ctrl *ecc)
622{
623 return !(ecc->options & NAND_ECC_CUSTOM_PAGE_ACCESS);
624}
625
William Juul52c07962007-10-31 13:53:06 +0100626/**
627 * struct nand_buffers - buffer structure for read/write
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200628 * @ecccalc: buffer pointer for calculated ECC, size is oobsize.
629 * @ecccode: buffer pointer for ECC read from flash, size is oobsize.
630 * @databuf: buffer pointer for data, size is (page size + oobsize).
William Juul52c07962007-10-31 13:53:06 +0100631 *
632 * Do not change the order of buffers. databuf and oobrbuf must be in
633 * consecutive order.
634 */
635struct nand_buffers {
Simon Glass78851792012-07-29 20:53:25 +0000636 uint8_t ecccalc[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
637 uint8_t ecccode[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
638 uint8_t databuf[ALIGN(NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE,
639 ARCH_DMA_MINALIGN)];
William Juul52c07962007-10-31 13:53:06 +0100640};
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100641
642/**
Sascha Hauer21825942017-11-22 02:38:16 +0900643 * struct nand_sdr_timings - SDR NAND chip timings
644 *
645 * This struct defines the timing requirements of a SDR NAND chip.
646 * These information can be found in every NAND datasheets and the timings
647 * meaning are described in the ONFI specifications:
648 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
649 * Parameters)
650 *
651 * All these timings are expressed in picoseconds.
652 *
Boris Brezillona947e642017-11-22 02:38:21 +0900653 * @tBERS_max: Block erase time
654 * @tCCS_min: Change column setup time
655 * @tPROG_max: Page program time
656 * @tR_max: Page read time
Sascha Hauer21825942017-11-22 02:38:16 +0900657 * @tALH_min: ALE hold time
658 * @tADL_min: ALE to data loading time
659 * @tALS_min: ALE setup time
660 * @tAR_min: ALE to RE# delay
661 * @tCEA_max: CE# access time
662 * @tCEH_min: CE# high hold time
663 * @tCH_min: CE# hold time
664 * @tCHZ_max: CE# high to output hi-Z
665 * @tCLH_min: CLE hold time
666 * @tCLR_min: CLE to RE# delay
667 * @tCLS_min: CLE setup time
668 * @tCOH_min: CE# high to output hold
669 * @tCS_min: CE# setup time
670 * @tDH_min: Data hold time
671 * @tDS_min: Data setup time
672 * @tFEAT_max: Busy time for Set Features and Get Features
673 * @tIR_min: Output hi-Z to RE# low
674 * @tITC_max: Interface and Timing Mode Change time
675 * @tRC_min: RE# cycle time
676 * @tREA_max: RE# access time
677 * @tREH_min: RE# high hold time
678 * @tRHOH_min: RE# high to output hold
679 * @tRHW_min: RE# high to WE# low
680 * @tRHZ_max: RE# high to output hi-Z
681 * @tRLOH_min: RE# low to output hold
682 * @tRP_min: RE# pulse width
683 * @tRR_min: Ready to RE# low (data only)
684 * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
685 * rising edge of R/B#.
686 * @tWB_max: WE# high to SR[6] low
687 * @tWC_min: WE# cycle time
688 * @tWH_min: WE# high hold time
689 * @tWHR_min: WE# high to RE# low
690 * @tWP_min: WE# pulse width
691 * @tWW_min: WP# transition to WE# low
692 */
693struct nand_sdr_timings {
Boris Brezillona947e642017-11-22 02:38:21 +0900694 u64 tBERS_max;
695 u32 tCCS_min;
696 u64 tPROG_max;
697 u64 tR_max;
Sascha Hauer21825942017-11-22 02:38:16 +0900698 u32 tALH_min;
699 u32 tADL_min;
700 u32 tALS_min;
701 u32 tAR_min;
702 u32 tCEA_max;
703 u32 tCEH_min;
704 u32 tCH_min;
705 u32 tCHZ_max;
706 u32 tCLH_min;
707 u32 tCLR_min;
708 u32 tCLS_min;
709 u32 tCOH_min;
710 u32 tCS_min;
711 u32 tDH_min;
712 u32 tDS_min;
713 u32 tFEAT_max;
714 u32 tIR_min;
715 u32 tITC_max;
716 u32 tRC_min;
717 u32 tREA_max;
718 u32 tREH_min;
719 u32 tRHOH_min;
720 u32 tRHW_min;
721 u32 tRHZ_max;
722 u32 tRLOH_min;
723 u32 tRP_min;
724 u32 tRR_min;
725 u64 tRST_max;
726 u32 tWB_max;
727 u32 tWC_min;
728 u32 tWH_min;
729 u32 tWHR_min;
730 u32 tWP_min;
731 u32 tWW_min;
732};
733
734/**
735 * enum nand_data_interface_type - NAND interface timing type
736 * @NAND_SDR_IFACE: Single Data Rate interface
737 */
738enum nand_data_interface_type {
739 NAND_SDR_IFACE,
740};
741
742/**
743 * struct nand_data_interface - NAND interface timing
744 * @type: type of the timing
745 * @timings: The timing, type according to @type
746 */
747struct nand_data_interface {
748 enum nand_data_interface_type type;
749 union {
750 struct nand_sdr_timings sdr;
751 } timings;
752};
753
754/**
755 * nand_get_sdr_timings - get SDR timing from data interface
756 * @conf: The data interface
757 */
758static inline const struct nand_sdr_timings *
759nand_get_sdr_timings(const struct nand_data_interface *conf)
760{
761 if (conf->type != NAND_SDR_IFACE)
762 return ERR_PTR(-EINVAL);
763
764 return &conf->timings.sdr;
765}
766
767/**
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100768 * struct nand_chip - NAND Private Flash Chip Data
Scott Wood52ab7ce2016-05-30 13:57:58 -0500769 * @mtd: MTD device registered to the MTD framework
Christian Hitzb8a6b372011-10-12 09:32:02 +0200770 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
771 * flash device
772 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
773 * flash device.
Brian Norrisba6463d2016-06-15 21:09:22 +0200774 * @flash_node: [BOARDSPECIFIC] device node describing this instance
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100775 * @read_byte: [REPLACEABLE] read one byte from the chip
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100776 * @read_word: [REPLACEABLE] read one word from the chip
Heiko Schocherf5895d12014-06-24 10:10:04 +0200777 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
778 * low 8 I/O lines
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100779 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
780 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100781 * @select_chip: [REPLACEABLE] select chip nr
Heiko Schocherf5895d12014-06-24 10:10:04 +0200782 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
783 * @block_markbad: [REPLACEABLE] mark a block bad
Christian Hitzb8a6b372011-10-12 09:32:02 +0200784 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
William Juul52c07962007-10-31 13:53:06 +0100785 * ALE/CLE/nCE. Also used to write command and address
Sergey Lapin3a38a552013-01-14 03:46:50 +0000786 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
Christian Hitzb8a6b372011-10-12 09:32:02 +0200787 * device ready/busy line. If set to NULL no access to
788 * ready/busy is available and the ready/busy information
789 * is read from the chip status register.
790 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
791 * commands to the chip.
792 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
793 * ready.
Heiko Schocherf5895d12014-06-24 10:10:04 +0200794 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
795 * setting the read-retry mode. Mostly needed for MLC NAND.
Sergey Lapin3a38a552013-01-14 03:46:50 +0000796 * @ecc: [BOARDSPECIFIC] ECC control structure
William Juul52c07962007-10-31 13:53:06 +0100797 * @buffers: buffer structure for read/write
Masahiro Yamadab9c07b62017-11-22 02:38:27 +0900798 * @buf_align: minimum buffer alignment required by a platform
William Juul52c07962007-10-31 13:53:06 +0100799 * @hwcontrol: platform-specific hardware control structure
Scott Wood3ea94ed2015-06-26 19:03:26 -0500800 * @erase: [REPLACEABLE] erase function
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100801 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Christian Hitzb8a6b372011-10-12 09:32:02 +0200802 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
803 * data from array to read regs (tR).
Wolfgang Denkc80857e2006-07-21 11:56:05 +0200804 * @state: [INTERN] the current state of the NAND device
Sergey Lapin3a38a552013-01-14 03:46:50 +0000805 * @oob_poi: "poison value buffer," used for laying out OOB data
806 * before writing
Christian Hitzb8a6b372011-10-12 09:32:02 +0200807 * @page_shift: [INTERN] number of address bits in a page (column
808 * address bits).
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100809 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
810 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
811 * @chip_shift: [INTERN] number of address bits in one chip
Christian Hitzb8a6b372011-10-12 09:32:02 +0200812 * @options: [BOARDSPECIFIC] various chip options. They can partly
813 * be set to inform nand_scan about special functionality.
814 * See the defines for further explanation.
Sergey Lapin3a38a552013-01-14 03:46:50 +0000815 * @bbt_options: [INTERN] bad block specific options. All options used
816 * here must come from bbm.h. By default, these options
817 * will be copied to the appropriate nand_bbt_descr's.
Christian Hitzb8a6b372011-10-12 09:32:02 +0200818 * @badblockpos: [INTERN] position of the bad block marker in the oob
819 * area.
Sergey Lapin3a38a552013-01-14 03:46:50 +0000820 * @badblockbits: [INTERN] minimum number of set bits in a good block's
821 * bad block marker position; i.e., BBM == 11110111b is
822 * not bad when badblockbits == 7
Heiko Schocherf5895d12014-06-24 10:10:04 +0200823 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
824 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
825 * Minimum amount of bit errors per @ecc_step_ds guaranteed
826 * to be correctable. If unknown, set to zero.
827 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
828 * also from the datasheet. It is the recommended ECC step
829 * size, if known; if unknown, set to zero.
Scott Wood3ea94ed2015-06-26 19:03:26 -0500830 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
Boris Brezillone509cba2017-11-22 02:38:19 +0900831 * set to the actually used ONFI mode if the chip is
832 * ONFI compliant or deduced from the datasheet if
833 * the NAND chip is not ONFI compliant.
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100834 * @numchips: [INTERN] number of physical chips
835 * @chipsize: [INTERN] the size of one chip for multichip arrays
836 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Christian Hitzb8a6b372011-10-12 09:32:02 +0200837 * @pagebuf: [INTERN] holds the pagenumber which is currently in
838 * data_buf.
Paul Burton700a76c2013-09-04 15:16:56 +0100839 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
840 * currently in data_buf.
William Juul52c07962007-10-31 13:53:06 +0100841 * @subpagesize: [INTERN] holds the subpagesize
Christian Hitzb8a6b372011-10-12 09:32:02 +0200842 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
843 * non 0 if ONFI supported.
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200844 * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
845 * non 0 if JEDEC supported.
Christian Hitzb8a6b372011-10-12 09:32:02 +0200846 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
847 * supported, 0 otherwise.
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200848 * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
849 * supported, 0 otherwise.
Heiko Schocherf5895d12014-06-24 10:10:04 +0200850 * @read_retries: [INTERN] the number of read retry modes supported
851 * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
852 * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
Boris Brezillon32935f42017-11-22 02:38:28 +0900853 * @setup_data_interface: [OPTIONAL] setup the data interface and timing. If
854 * chipnr is set to %NAND_DATA_IFACE_CHECK_ONLY this
855 * means the configuration should not be applied but
856 * only checked.
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100857 * @bbt: [INTERN] bad block table pointer
Christian Hitzb8a6b372011-10-12 09:32:02 +0200858 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
859 * lookup.
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100860 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Christian Hitzb8a6b372011-10-12 09:32:02 +0200861 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
862 * bad block scan.
863 * @controller: [REPLACEABLE] a pointer to a hardware controller
Sergey Lapin3a38a552013-01-14 03:46:50 +0000864 * structure which is shared among multiple independent
Christian Hitzb8a6b372011-10-12 09:32:02 +0200865 * devices.
Sergey Lapin3a38a552013-01-14 03:46:50 +0000866 * @priv: [OPTIONAL] pointer to private chip data
William Juul52c07962007-10-31 13:53:06 +0100867 * @write_page: [REPLACEABLE] High-level page write function
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100868 */
wdenkc8434db2003-03-26 06:55:25 +0000869
870struct nand_chip {
Scott Wood2c1b7e12016-05-30 13:57:55 -0500871 struct mtd_info mtd;
Christian Hitzb8a6b372011-10-12 09:32:02 +0200872 void __iomem *IO_ADDR_R;
873 void __iomem *IO_ADDR_W;
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100874
Brian Norrisba6463d2016-06-15 21:09:22 +0200875 int flash_node;
876
Christian Hitzb8a6b372011-10-12 09:32:02 +0200877 uint8_t (*read_byte)(struct mtd_info *mtd);
878 u16 (*read_word)(struct mtd_info *mtd);
Heiko Schocherf5895d12014-06-24 10:10:04 +0200879 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200880 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
881 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200882 void (*select_chip)(struct mtd_info *mtd, int chip);
Scott Wood52ab7ce2016-05-30 13:57:58 -0500883 int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200884 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
885 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200886 int (*dev_ready)(struct mtd_info *mtd);
887 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
888 int page_addr);
889 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Scott Wood3ea94ed2015-06-26 19:03:26 -0500890 int (*erase)(struct mtd_info *mtd, int page);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200891 int (*scan_bbt)(struct mtd_info *mtd);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200892 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Heiko Schocherf5895d12014-06-24 10:10:04 +0200893 uint32_t offset, int data_len, const uint8_t *buf,
Boris Brezillonb9bf43c2017-11-22 02:38:24 +0900894 int oob_required, int page, int raw);
Sergey Lapin3a38a552013-01-14 03:46:50 +0000895 int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
896 int feature_addr, uint8_t *subfeature_para);
897 int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
898 int feature_addr, uint8_t *subfeature_para);
Heiko Schocherf5895d12014-06-24 10:10:04 +0200899 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
Boris Brezillon32935f42017-11-22 02:38:28 +0900900 int (*setup_data_interface)(struct mtd_info *mtd, int chipnr,
901 const struct nand_data_interface *conf);
Boris Brezillone509cba2017-11-22 02:38:19 +0900902
William Juul52c07962007-10-31 13:53:06 +0100903
Christian Hitzb8a6b372011-10-12 09:32:02 +0200904 int chip_delay;
905 unsigned int options;
Sergey Lapin3a38a552013-01-14 03:46:50 +0000906 unsigned int bbt_options;
William Juul52c07962007-10-31 13:53:06 +0100907
Christian Hitzb8a6b372011-10-12 09:32:02 +0200908 int page_shift;
909 int phys_erase_shift;
910 int bbt_erase_shift;
911 int chip_shift;
912 int numchips;
913 uint64_t chipsize;
914 int pagemask;
915 int pagebuf;
Paul Burton700a76c2013-09-04 15:16:56 +0100916 unsigned int pagebuf_bitflips;
Christian Hitzb8a6b372011-10-12 09:32:02 +0200917 int subpagesize;
Heiko Schocherf5895d12014-06-24 10:10:04 +0200918 uint8_t bits_per_cell;
919 uint16_t ecc_strength_ds;
920 uint16_t ecc_step_ds;
Scott Wood3ea94ed2015-06-26 19:03:26 -0500921 int onfi_timing_mode_default;
Christian Hitzb8a6b372011-10-12 09:32:02 +0200922 int badblockpos;
923 int badblockbits;
924
925 int onfi_version;
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200926 int jedec_version;
Heiko Schocherf5895d12014-06-24 10:10:04 +0200927 struct nand_onfi_params onfi_params;
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200928 struct nand_jedec_params jedec_params;
929
Boris Brezillone509cba2017-11-22 02:38:19 +0900930 struct nand_data_interface *data_interface;
931
Heiko Schocherf5895d12014-06-24 10:10:04 +0200932 int read_retries;
933
934 flstate_t state;
William Juul52c07962007-10-31 13:53:06 +0100935
Christian Hitzb8a6b372011-10-12 09:32:02 +0200936 uint8_t *oob_poi;
937 struct nand_hw_control *controller;
938 struct nand_ecclayout *ecclayout;
William Juul52c07962007-10-31 13:53:06 +0100939
940 struct nand_ecc_ctrl ecc;
941 struct nand_buffers *buffers;
Masahiro Yamadab9c07b62017-11-22 02:38:27 +0900942 unsigned long buf_align;
William Juul52c07962007-10-31 13:53:06 +0100943 struct nand_hw_control hwcontrol;
944
Christian Hitzb8a6b372011-10-12 09:32:02 +0200945 uint8_t *bbt;
946 struct nand_bbt_descr *bbt_td;
947 struct nand_bbt_descr *bbt_md;
William Juul52c07962007-10-31 13:53:06 +0100948
Christian Hitzb8a6b372011-10-12 09:32:02 +0200949 struct nand_bbt_descr *badblock_pattern;
William Juul52c07962007-10-31 13:53:06 +0100950
Christian Hitzb8a6b372011-10-12 09:32:02 +0200951 void *priv;
wdenkc8434db2003-03-26 06:55:25 +0000952};
953
Scott Wood17fed142016-05-30 13:57:56 -0500954static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
955{
956 return container_of(mtd, struct nand_chip, mtd);
957}
958
959static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
960{
961 return &chip->mtd;
962}
963
964static inline void *nand_get_controller_data(struct nand_chip *chip)
965{
966 return chip->priv;
967}
968
969static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
970{
971 chip->priv = priv;
972}
973
wdenkc8434db2003-03-26 06:55:25 +0000974/*
wdenke2211742002-11-02 23:30:20 +0000975 * NAND Flash Manufacturer ID Codes
976 */
977#define NAND_MFR_TOSHIBA 0x98
978#define NAND_MFR_SAMSUNG 0xec
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100979#define NAND_MFR_FUJITSU 0x04
980#define NAND_MFR_NATIONAL 0x8f
981#define NAND_MFR_RENESAS 0x07
982#define NAND_MFR_STMICRO 0x20
William Juul52c07962007-10-31 13:53:06 +0100983#define NAND_MFR_HYNIX 0xad
Ulf Samuelsson4e788322007-05-24 12:12:47 +0200984#define NAND_MFR_MICRON 0x2c
Scott Wood3628f002008-10-24 16:20:43 -0500985#define NAND_MFR_AMD 0x01
Sergey Lapin3a38a552013-01-14 03:46:50 +0000986#define NAND_MFR_MACRONIX 0xc2
987#define NAND_MFR_EON 0x92
Heiko Schocherf5895d12014-06-24 10:10:04 +0200988#define NAND_MFR_SANDISK 0x45
989#define NAND_MFR_INTEL 0x89
Scott Wood3ea94ed2015-06-26 19:03:26 -0500990#define NAND_MFR_ATO 0x9b
Heiko Schocherf5895d12014-06-24 10:10:04 +0200991
992/* The maximum expected count of bytes in the NAND ID sequence */
993#define NAND_MAX_ID_LEN 8
994
995/*
996 * A helper for defining older NAND chips where the second ID byte fully
997 * defined the chip, including the geometry (chip size, eraseblock size, page
998 * size). All these chips have 512 bytes NAND page size.
999 */
1000#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
1001 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
1002 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
1003
1004/*
1005 * A helper for defining newer chips which report their page size and
1006 * eraseblock size via the extended ID bytes.
1007 *
1008 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
1009 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
1010 * device ID now only represented a particular total chip size (and voltage,
1011 * buswidth), and the page size, eraseblock size, and OOB size could vary while
1012 * using the same device ID.
1013 */
1014#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
1015 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
1016 .options = (opts) }
1017
1018#define NAND_ECC_INFO(_strength, _step) \
1019 { .strength_ds = (_strength), .step_ds = (_step) }
1020#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
1021#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
wdenke2211742002-11-02 23:30:20 +00001022
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001023/**
1024 * struct nand_flash_dev - NAND Flash Device ID Structure
Heiko Schocherf5895d12014-06-24 10:10:04 +02001025 * @name: a human-readable name of the NAND chip
1026 * @dev_id: the device ID (the second byte of the full chip ID array)
1027 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
1028 * memory address as @id[0])
1029 * @dev_id: device ID part of the full chip ID array (refers the same memory
1030 * address as @id[1])
1031 * @id: full device ID array
1032 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
1033 * well as the eraseblock size) is determined from the extended NAND
1034 * chip ID array)
1035 * @chipsize: total chip size in MiB
1036 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
1037 * @options: stores various chip bit options
1038 * @id_len: The valid length of the @id.
1039 * @oobsize: OOB size
Scott Wood3ea94ed2015-06-26 19:03:26 -05001040 * @ecc: ECC correctability and step information from the datasheet.
Heiko Schocherf5895d12014-06-24 10:10:04 +02001041 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
1042 * @ecc_strength_ds in nand_chip{}.
1043 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
1044 * @ecc_step_ds in nand_chip{}, also from the datasheet.
1045 * For example, the "4bit ECC for each 512Byte" can be set with
1046 * NAND_ECC_INFO(4, 512).
Scott Wood3ea94ed2015-06-26 19:03:26 -05001047 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
1048 * reset. Should be deduced from timings described
1049 * in the datasheet.
1050 *
wdenke2211742002-11-02 23:30:20 +00001051 */
1052struct nand_flash_dev {
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001053 char *name;
Heiko Schocherf5895d12014-06-24 10:10:04 +02001054 union {
1055 struct {
1056 uint8_t mfr_id;
1057 uint8_t dev_id;
1058 };
1059 uint8_t id[NAND_MAX_ID_LEN];
1060 };
1061 unsigned int pagesize;
1062 unsigned int chipsize;
1063 unsigned int erasesize;
1064 unsigned int options;
1065 uint16_t id_len;
1066 uint16_t oobsize;
1067 struct {
1068 uint16_t strength_ds;
1069 uint16_t step_ds;
1070 } ecc;
Scott Wood3ea94ed2015-06-26 19:03:26 -05001071 int onfi_timing_mode_default;
wdenke2211742002-11-02 23:30:20 +00001072};
1073
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001074/**
1075 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
1076 * @name: Manufacturer name
Wolfgang Denkc80857e2006-07-21 11:56:05 +02001077 * @id: manufacturer ID code of device.
wdenkc8434db2003-03-26 06:55:25 +00001078*/
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001079struct nand_manufacturers {
1080 int id;
Christian Hitzb8a6b372011-10-12 09:32:02 +02001081 char *name;
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001082};
1083
Heiko Schocherf5895d12014-06-24 10:10:04 +02001084extern struct nand_flash_dev nand_flash_ids[];
1085extern struct nand_manufacturers nand_manuf_ids[];
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001086
Sascha Hauere98d1d72017-11-22 02:38:14 +09001087int nand_default_bbt(struct mtd_info *mtd);
1088int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
1089int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
1090int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
1091int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
William Juul52c07962007-10-31 13:53:06 +01001092 int allowbbt);
Sascha Hauere98d1d72017-11-22 02:38:14 +09001093int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
Christian Hitzb8a6b372011-10-12 09:32:02 +02001094 size_t *retlen, uint8_t *buf);
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001095
1096/*
1097* Constants for oob configuration
1098*/
1099#define NAND_SMALL_BADBLOCK_POS 5
1100#define NAND_LARGE_BADBLOCK_POS 0
wdenkc8434db2003-03-26 06:55:25 +00001101
William Juul52c07962007-10-31 13:53:06 +01001102/**
1103 * struct platform_nand_chip - chip level device structure
1104 * @nr_chips: max. number of chips to scan for
1105 * @chip_offset: chip number offset
1106 * @nr_partitions: number of partitions pointed to by partitions (or zero)
1107 * @partitions: mtd partition list
1108 * @chip_delay: R/B delay value in us
1109 * @options: Option flags, e.g. 16bit buswidth
Sergey Lapin3a38a552013-01-14 03:46:50 +00001110 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
William Juul52c07962007-10-31 13:53:06 +01001111 * @part_probe_types: NULL-terminated array of probe types
William Juul52c07962007-10-31 13:53:06 +01001112 */
1113struct platform_nand_chip {
Christian Hitzb8a6b372011-10-12 09:32:02 +02001114 int nr_chips;
1115 int chip_offset;
1116 int nr_partitions;
1117 struct mtd_partition *partitions;
Christian Hitzb8a6b372011-10-12 09:32:02 +02001118 int chip_delay;
1119 unsigned int options;
Sergey Lapin3a38a552013-01-14 03:46:50 +00001120 unsigned int bbt_options;
Christian Hitzb8a6b372011-10-12 09:32:02 +02001121 const char **part_probe_types;
William Juul52c07962007-10-31 13:53:06 +01001122};
1123
Christian Hitzb8a6b372011-10-12 09:32:02 +02001124/* Keep gcc happy */
1125struct platform_device;
1126
William Juul52c07962007-10-31 13:53:06 +01001127/**
1128 * struct platform_nand_ctrl - controller level device structure
Heiko Schocherf5895d12014-06-24 10:10:04 +02001129 * @probe: platform specific function to probe/setup hardware
1130 * @remove: platform specific function to remove/teardown hardware
William Juul52c07962007-10-31 13:53:06 +01001131 * @hwcontrol: platform specific hardware control structure
1132 * @dev_ready: platform specific function to read ready/busy pin
1133 * @select_chip: platform specific chip select function
1134 * @cmd_ctrl: platform specific function for controlling
1135 * ALE/CLE/nCE. Also used to write command and address
Heiko Schocherf5895d12014-06-24 10:10:04 +02001136 * @write_buf: platform specific function for write buffer
1137 * @read_buf: platform specific function for read buffer
1138 * @read_byte: platform specific function to read one byte from chip
William Juul52c07962007-10-31 13:53:06 +01001139 * @priv: private data to transport driver specific settings
1140 *
1141 * All fields are optional and depend on the hardware driver requirements
1142 */
1143struct platform_nand_ctrl {
Heiko Schocherf5895d12014-06-24 10:10:04 +02001144 int (*probe)(struct platform_device *pdev);
1145 void (*remove)(struct platform_device *pdev);
Christian Hitzb8a6b372011-10-12 09:32:02 +02001146 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
1147 int (*dev_ready)(struct mtd_info *mtd);
1148 void (*select_chip)(struct mtd_info *mtd, int chip);
1149 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
Heiko Schocherf5895d12014-06-24 10:10:04 +02001150 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1151 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Sergey Lapin3a38a552013-01-14 03:46:50 +00001152 unsigned char (*read_byte)(struct mtd_info *mtd);
Christian Hitzb8a6b372011-10-12 09:32:02 +02001153 void *priv;
William Juul52c07962007-10-31 13:53:06 +01001154};
1155
1156/**
1157 * struct platform_nand_data - container structure for platform-specific data
1158 * @chip: chip level chip structure
1159 * @ctrl: controller level device structure
1160 */
1161struct platform_nand_data {
Christian Hitzb8a6b372011-10-12 09:32:02 +02001162 struct platform_nand_chip chip;
1163 struct platform_nand_ctrl ctrl;
William Juul52c07962007-10-31 13:53:06 +01001164};
1165
Heiko Schocherf5895d12014-06-24 10:10:04 +02001166#ifdef CONFIG_SYS_NAND_ONFI_DETECTION
1167/* return the supported features. */
1168static inline int onfi_feature(struct nand_chip *chip)
1169{
1170 return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
1171}
Simon Schwarz5a9fc192011-10-31 06:34:44 +00001172
Sergey Lapin3a38a552013-01-14 03:46:50 +00001173/* return the supported asynchronous timing mode. */
Sergey Lapin3a38a552013-01-14 03:46:50 +00001174static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
1175{
1176 if (!chip->onfi_version)
1177 return ONFI_TIMING_MODE_UNKNOWN;
1178 return le16_to_cpu(chip->onfi_params.async_timing_mode);
1179}
1180
1181/* return the supported synchronous timing mode. */
1182static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
1183{
1184 if (!chip->onfi_version)
1185 return ONFI_TIMING_MODE_UNKNOWN;
1186 return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
1187}
Masahiro Yamadabe7dd142017-11-22 02:38:12 +09001188#else
1189static inline int onfi_feature(struct nand_chip *chip)
1190{
1191 return 0;
1192}
1193
1194static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
1195{
1196 return ONFI_TIMING_MODE_UNKNOWN;
1197}
1198
1199static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
1200{
1201 return ONFI_TIMING_MODE_UNKNOWN;
1202}
Sergey Lapin3a38a552013-01-14 03:46:50 +00001203#endif
1204
Sascha Hauer0919fd32017-11-22 02:38:17 +09001205int onfi_init_data_interface(struct nand_chip *chip,
1206 struct nand_data_interface *iface,
1207 enum nand_data_interface_type type,
1208 int timing_mode);
1209
Heiko Schocherf5895d12014-06-24 10:10:04 +02001210/*
1211 * Check if it is a SLC nand.
1212 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1213 * We do not distinguish the MLC and TLC now.
1214 */
1215static inline bool nand_is_slc(struct nand_chip *chip)
1216{
1217 return chip->bits_per_cell == 1;
1218}
1219
Brian Norris67675222014-05-06 00:46:17 +05301220/**
1221 * Check if the opcode's address should be sent only on the lower 8 bits
1222 * @command: opcode to check
1223 */
1224static inline int nand_opcode_8bits(unsigned int command)
1225{
David Mosberger34283f12014-05-06 00:46:18 +05301226 switch (command) {
1227 case NAND_CMD_READID:
1228 case NAND_CMD_PARAM:
1229 case NAND_CMD_GET_FEATURES:
1230 case NAND_CMD_SET_FEATURES:
1231 return 1;
1232 default:
1233 break;
1234 }
1235 return 0;
Brian Norris67675222014-05-06 00:46:17 +05301236}
1237
Heiko Schocher081fe9e2014-07-15 16:08:43 +02001238/* return the supported JEDEC features. */
1239static inline int jedec_feature(struct nand_chip *chip)
1240{
1241 return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
1242 : 0;
1243}
1244
Heiko Schocherf5895d12014-06-24 10:10:04 +02001245/* Standard NAND functions from nand_base.c */
1246void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len);
1247void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len);
1248void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len);
1249void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len);
1250uint8_t nand_read_byte(struct mtd_info *mtd);
Scott Wood3ea94ed2015-06-26 19:03:26 -05001251
Scott Wood3ea94ed2015-06-26 19:03:26 -05001252/* get timing characteristics from ONFI timing mode. */
1253const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
Sascha Hauere8142e22017-11-22 02:38:18 +09001254/* get data interface from ONFI timing mode 0, used after reset. */
1255const struct nand_data_interface *nand_get_default_data_interface(void);
Scott Wood52ab7ce2016-05-30 13:57:58 -05001256
1257int nand_check_erased_ecc_chunk(void *data, int datalen,
1258 void *ecc, int ecclen,
1259 void *extraoob, int extraooblen,
1260 int threshold);
Sascha Hauer44ad3b92017-11-22 02:38:15 +09001261
Masahiro Yamada820eb482017-11-22 02:38:29 +09001262int nand_check_ecc_caps(struct nand_chip *chip,
1263 const struct nand_ecc_caps *caps, int oobavail);
1264
1265int nand_match_ecc_req(struct nand_chip *chip,
1266 const struct nand_ecc_caps *caps, int oobavail);
1267
1268int nand_maximize_ecc(struct nand_chip *chip,
1269 const struct nand_ecc_caps *caps, int oobavail);
1270
Sascha Hauer44ad3b92017-11-22 02:38:15 +09001271/* Reset and initialize a NAND device */
Boris Brezillon7ec6dc52017-11-22 02:38:20 +09001272int nand_reset(struct nand_chip *chip, int chipnr);
Sascha Hauer44ad3b92017-11-22 02:38:15 +09001273
wdenke2211742002-11-02 23:30:20 +00001274#endif /* __LINUX_MTD_NAND_H */