blob: 38a2c6d4eea0025db4a0a14b10557c987d045c81 [file] [log] [blame]
Marek Vasut68963292012-05-01 11:09:46 +00001/*
Peng Fan75213782015-10-29 15:54:44 +08002 * Freescale i.MX28/6SX/6UL/7D LCDIF Register Definitions
Marek Vasut68963292012-05-01 11:09:46 +00003 *
4 * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5 * on behalf of DENX Software Engineering GmbH
6 *
7 * Based on code from LTIB:
8 * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Marek Vasut68963292012-05-01 11:09:46 +000011 */
12
Peng Fan75213782015-10-29 15:54:44 +080013#ifndef __IMX_REGS_LCDIF_H__
14#define __IMX_REGS_LCDIF_H__
Marek Vasut68963292012-05-01 11:09:46 +000015
Peng Fandad06bf2015-10-29 15:54:41 +080016#ifndef __ASSEMBLY__
Stefano Babic33731bc2017-06-29 10:16:06 +020017#include <asm/mach-imx/regs-common.h>
Marek Vasut68963292012-05-01 11:09:46 +000018
Otavio Salvador22f4ff92012-08-05 09:05:31 +000019struct mxs_lcdif_regs {
Otavio Salvador5309b002012-08-05 09:05:30 +000020 mxs_reg_32(hw_lcdif_ctrl) /* 0x00 */
21 mxs_reg_32(hw_lcdif_ctrl1) /* 0x10 */
Fabio Estevam1b691df2018-01-03 12:33:05 -020022#if defined(CONFIG_MX28) || defined(CONFIG_MX6SX) || \
23 defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL) || \
24 defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL) || \
Peng Fan3f5a8a32018-01-10 13:20:41 +080025 defined(CONFIG_MX7) || defined(CONFIG_MX7ULP) || \
26 defined(CONFIG_MX8M)
Otavio Salvador5309b002012-08-05 09:05:30 +000027 mxs_reg_32(hw_lcdif_ctrl2) /* 0x20 */
Marek Vasut3af35d22013-04-28 09:20:02 +000028#endif
29 mxs_reg_32(hw_lcdif_transfer_count) /* 0x20/0x30 */
30 mxs_reg_32(hw_lcdif_cur_buf) /* 0x30/0x40 */
31 mxs_reg_32(hw_lcdif_next_buf) /* 0x40/0x50 */
32
33#if defined(CONFIG_MX23)
34 uint32_t reserved1[4];
35#endif
36
Otavio Salvador5309b002012-08-05 09:05:30 +000037 mxs_reg_32(hw_lcdif_timing) /* 0x60 */
38 mxs_reg_32(hw_lcdif_vdctrl0) /* 0x70 */
39 mxs_reg_32(hw_lcdif_vdctrl1) /* 0x80 */
40 mxs_reg_32(hw_lcdif_vdctrl2) /* 0x90 */
41 mxs_reg_32(hw_lcdif_vdctrl3) /* 0xa0 */
42 mxs_reg_32(hw_lcdif_vdctrl4) /* 0xb0 */
43 mxs_reg_32(hw_lcdif_dvictrl0) /* 0xc0 */
44 mxs_reg_32(hw_lcdif_dvictrl1) /* 0xd0 */
45 mxs_reg_32(hw_lcdif_dvictrl2) /* 0xe0 */
46 mxs_reg_32(hw_lcdif_dvictrl3) /* 0xf0 */
47 mxs_reg_32(hw_lcdif_dvictrl4) /* 0x100 */
48 mxs_reg_32(hw_lcdif_csc_coeffctrl0) /* 0x110 */
49 mxs_reg_32(hw_lcdif_csc_coeffctrl1) /* 0x120 */
50 mxs_reg_32(hw_lcdif_csc_coeffctrl2) /* 0x130 */
51 mxs_reg_32(hw_lcdif_csc_coeffctrl3) /* 0x140 */
52 mxs_reg_32(hw_lcdif_csc_coeffctrl4) /* 0x150 */
53 mxs_reg_32(hw_lcdif_csc_offset) /* 0x160 */
54 mxs_reg_32(hw_lcdif_csc_limit) /* 0x170 */
Marek Vasut3af35d22013-04-28 09:20:02 +000055
56#if defined(CONFIG_MX23)
57 uint32_t reserved2[12];
58#endif
59 mxs_reg_32(hw_lcdif_data) /* 0x1b0/0x180 */
60 mxs_reg_32(hw_lcdif_bm_error_stat) /* 0x1c0/0x190 */
Fabio Estevam1b691df2018-01-03 12:33:05 -020061#if defined(CONFIG_MX28) || defined(CONFIG_MX6SX) || \
62 defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL) || \
63 defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL) || \
Peng Fan3f5a8a32018-01-10 13:20:41 +080064 defined(CONFIG_MX7) || defined(CONFIG_MX7ULP) || \
65 defined(CONFIG_MX8M)
Otavio Salvador5309b002012-08-05 09:05:30 +000066 mxs_reg_32(hw_lcdif_crc_stat) /* 0x1a0 */
Marek Vasut3af35d22013-04-28 09:20:02 +000067#endif
68 mxs_reg_32(hw_lcdif_lcdif_stat) /* 0x1d0/0x1b0 */
69 mxs_reg_32(hw_lcdif_version) /* 0x1e0/0x1c0 */
70 mxs_reg_32(hw_lcdif_debug0) /* 0x1f0/0x1d0 */
71 mxs_reg_32(hw_lcdif_debug1) /* 0x200/0x1e0 */
Otavio Salvador5309b002012-08-05 09:05:30 +000072 mxs_reg_32(hw_lcdif_debug2) /* 0x1f0 */
Fabio Estevam1b691df2018-01-03 12:33:05 -020073#if defined(CONFIG_MX6SX) || \
74 defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL) || \
75 defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL) || \
Peng Fan3f5a8a32018-01-10 13:20:41 +080076 defined(CONFIG_MX7) || defined(CONFIG_MX7ULP) || \
77 defined(CONFIG_MX8M)
Peng Fan75213782015-10-29 15:54:44 +080078 mxs_reg_32(hw_lcdif_thres)
79 mxs_reg_32(hw_lcdif_as_ctrl)
80 mxs_reg_32(hw_lcdif_as_buf)
81 mxs_reg_32(hw_lcdif_as_next_buf)
82 mxs_reg_32(hw_lcdif_as_clrkeylow)
83 mxs_reg_32(hw_lcdif_as_clrkeyhigh)
84 mxs_reg_32(hw_lcdif_as_sync_delay)
85 mxs_reg_32(hw_lcdif_as_debug3)
86 mxs_reg_32(hw_lcdif_as_debug4)
87 mxs_reg_32(hw_lcdif_as_debug5)
88#endif
Marek Vasut68963292012-05-01 11:09:46 +000089};
90#endif
91
92#define LCDIF_CTRL_SFTRST (1 << 31)
93#define LCDIF_CTRL_CLKGATE (1 << 30)
94#define LCDIF_CTRL_YCBCR422_INPUT (1 << 29)
95#define LCDIF_CTRL_READ_WRITEB (1 << 28)
96#define LCDIF_CTRL_WAIT_FOR_VSYNC_EDGE (1 << 27)
97#define LCDIF_CTRL_DATA_SHIFT_DIR (1 << 26)
98#define LCDIF_CTRL_SHIFT_NUM_BITS_MASK (0x1f << 21)
99#define LCDIF_CTRL_SHIFT_NUM_BITS_OFFSET 21
100#define LCDIF_CTRL_DVI_MODE (1 << 20)
101#define LCDIF_CTRL_BYPASS_COUNT (1 << 19)
102#define LCDIF_CTRL_VSYNC_MODE (1 << 18)
103#define LCDIF_CTRL_DOTCLK_MODE (1 << 17)
104#define LCDIF_CTRL_DATA_SELECT (1 << 16)
105#define LCDIF_CTRL_INPUT_DATA_SWIZZLE_MASK (0x3 << 14)
106#define LCDIF_CTRL_INPUT_DATA_SWIZZLE_OFFSET 14
107#define LCDIF_CTRL_CSC_DATA_SWIZZLE_MASK (0x3 << 12)
108#define LCDIF_CTRL_CSC_DATA_SWIZZLE_OFFSET 12
109#define LCDIF_CTRL_LCD_DATABUS_WIDTH_MASK (0x3 << 10)
110#define LCDIF_CTRL_LCD_DATABUS_WIDTH_OFFSET 10
111#define LCDIF_CTRL_LCD_DATABUS_WIDTH_16BIT (0 << 10)
112#define LCDIF_CTRL_LCD_DATABUS_WIDTH_8BIT (1 << 10)
113#define LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT (2 << 10)
114#define LCDIF_CTRL_LCD_DATABUS_WIDTH_24BIT (3 << 10)
115#define LCDIF_CTRL_WORD_LENGTH_MASK (0x3 << 8)
116#define LCDIF_CTRL_WORD_LENGTH_OFFSET 8
117#define LCDIF_CTRL_WORD_LENGTH_16BIT (0 << 8)
118#define LCDIF_CTRL_WORD_LENGTH_8BIT (1 << 8)
119#define LCDIF_CTRL_WORD_LENGTH_18BIT (2 << 8)
120#define LCDIF_CTRL_WORD_LENGTH_24BIT (3 << 8)
121#define LCDIF_CTRL_RGB_TO_YCBCR422_CSC (1 << 7)
122#define LCDIF_CTRL_LCDIF_MASTER (1 << 5)
123#define LCDIF_CTRL_DATA_FORMAT_16_BIT (1 << 3)
124#define LCDIF_CTRL_DATA_FORMAT_18_BIT (1 << 2)
125#define LCDIF_CTRL_DATA_FORMAT_24_BIT (1 << 1)
126#define LCDIF_CTRL_RUN (1 << 0)
127
128#define LCDIF_CTRL1_COMBINE_MPU_WR_STRB (1 << 27)
129#define LCDIF_CTRL1_BM_ERROR_IRQ_EN (1 << 26)
130#define LCDIF_CTRL1_BM_ERROR_IRQ (1 << 25)
131#define LCDIF_CTRL1_RECOVER_ON_UNDERFLOW (1 << 24)
132#define LCDIF_CTRL1_INTERLACE_FIELDS (1 << 23)
133#define LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD (1 << 22)
134#define LCDIF_CTRL1_FIFO_CLEAR (1 << 21)
135#define LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS (1 << 20)
136#define LCDIF_CTRL1_BYTE_PACKING_FORMAT_MASK (0xf << 16)
137#define LCDIF_CTRL1_BYTE_PACKING_FORMAT_OFFSET 16
138#define LCDIF_CTRL1_OVERFLOW_IRQ_EN (1 << 15)
139#define LCDIF_CTRL1_UNDERFLOW_IRQ_EN (1 << 14)
140#define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN (1 << 13)
141#define LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN (1 << 12)
142#define LCDIF_CTRL1_OVERFLOW_IRQ (1 << 11)
143#define LCDIF_CTRL1_UNDERFLOW_IRQ (1 << 10)
144#define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ (1 << 9)
145#define LCDIF_CTRL1_VSYNC_EDGE_IRQ (1 << 8)
146#define LCDIF_CTRL1_BUSY_ENABLE (1 << 2)
147#define LCDIF_CTRL1_MODE86 (1 << 1)
148#define LCDIF_CTRL1_RESET (1 << 0)
149
150#define LCDIF_CTRL2_OUTSTANDING_REQS_MASK (0x7 << 21)
151#define LCDIF_CTRL2_OUTSTANDING_REQS_OFFSET 21
152#define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_1 (0x0 << 21)
153#define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_2 (0x1 << 21)
154#define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_4 (0x2 << 21)
155#define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_8 (0x3 << 21)
156#define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_16 (0x4 << 21)
157#define LCDIF_CTRL2_BURST_LEN_8 (1 << 20)
158#define LCDIF_CTRL2_ODD_LINE_PATTERN_MASK (0x7 << 16)
159#define LCDIF_CTRL2_ODD_LINE_PATTERN_OFFSET 16
160#define LCDIF_CTRL2_ODD_LINE_PATTERN_RGB (0x0 << 16)
161#define LCDIF_CTRL2_ODD_LINE_PATTERN_RBG (0x1 << 16)
162#define LCDIF_CTRL2_ODD_LINE_PATTERN_GBR (0x2 << 16)
163#define LCDIF_CTRL2_ODD_LINE_PATTERN_GRB (0x3 << 16)
164#define LCDIF_CTRL2_ODD_LINE_PATTERN_BRG (0x4 << 16)
165#define LCDIF_CTRL2_ODD_LINE_PATTERN_BGR (0x5 << 16)
166#define LCDIF_CTRL2_EVEN_LINE_PATTERN_MASK (0x7 << 12)
167#define LCDIF_CTRL2_EVEN_LINE_PATTERN_OFFSET 12
168#define LCDIF_CTRL2_EVEN_LINE_PATTERN_RGB (0x0 << 12)
169#define LCDIF_CTRL2_EVEN_LINE_PATTERN_RBG (0x1 << 12)
170#define LCDIF_CTRL2_EVEN_LINE_PATTERN_GBR (0x2 << 12)
171#define LCDIF_CTRL2_EVEN_LINE_PATTERN_GRB (0x3 << 12)
172#define LCDIF_CTRL2_EVEN_LINE_PATTERN_BRG (0x4 << 12)
173#define LCDIF_CTRL2_EVEN_LINE_PATTERN_BGR (0x5 << 12)
174#define LCDIF_CTRL2_READ_PACK_DIR (1 << 10)
175#define LCDIF_CTRL2_READ_MODE_OUTPUT_IN_RGB_FORMAT (1 << 9)
176#define LCDIF_CTRL2_READ_MODE_6_BIT_INPUT (1 << 8)
177#define LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS_MASK (0x7 << 4)
178#define LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS_OFFSET 4
179#define LCDIF_CTRL2_INITIAL_DUMMY_READ_MASK (0x7 << 1)
180#define LCDIF_CTRL2_INITIAL_DUMMY_READ_OFFSET 1
181
182#define LCDIF_TRANSFER_COUNT_V_COUNT_MASK (0xffff << 16)
183#define LCDIF_TRANSFER_COUNT_V_COUNT_OFFSET 16
184#define LCDIF_TRANSFER_COUNT_H_COUNT_MASK (0xffff << 0)
185#define LCDIF_TRANSFER_COUNT_H_COUNT_OFFSET 0
186
187#define LCDIF_CUR_BUF_ADDR_MASK 0xffffffff
188#define LCDIF_CUR_BUF_ADDR_OFFSET 0
189
190#define LCDIF_NEXT_BUF_ADDR_MASK 0xffffffff
191#define LCDIF_NEXT_BUF_ADDR_OFFSET 0
192
193#define LCDIF_TIMING_CMD_HOLD_MASK (0xff << 24)
194#define LCDIF_TIMING_CMD_HOLD_OFFSET 24
195#define LCDIF_TIMING_CMD_SETUP_MASK (0xff << 16)
196#define LCDIF_TIMING_CMD_SETUP_OFFSET 16
197#define LCDIF_TIMING_DATA_HOLD_MASK (0xff << 8)
198#define LCDIF_TIMING_DATA_HOLD_OFFSET 8
199#define LCDIF_TIMING_DATA_SETUP_MASK (0xff << 0)
200#define LCDIF_TIMING_DATA_SETUP_OFFSET 0
201
202#define LCDIF_VDCTRL0_VSYNC_OEB (1 << 29)
203#define LCDIF_VDCTRL0_ENABLE_PRESENT (1 << 28)
204#define LCDIF_VDCTRL0_VSYNC_POL (1 << 27)
205#define LCDIF_VDCTRL0_HSYNC_POL (1 << 26)
206#define LCDIF_VDCTRL0_DOTCLK_POL (1 << 25)
207#define LCDIF_VDCTRL0_ENABLE_POL (1 << 24)
208#define LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT (1 << 21)
209#define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT (1 << 20)
210#define LCDIF_VDCTRL0_HALF_LINE (1 << 19)
211#define LCDIF_VDCTRL0_HALF_LINE_MODE (1 << 18)
212#define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_MASK 0x3ffff
213#define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_OFFSET 0
214
215#define LCDIF_VDCTRL1_VSYNC_PERIOD_MASK 0xffffffff
216#define LCDIF_VDCTRL1_VSYNC_PERIOD_OFFSET 0
217
Marek Vasut3af35d22013-04-28 09:20:02 +0000218#if defined(CONFIG_MX23)
219#define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_MASK (0xff << 24)
220#define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_OFFSET 24
Peng Fan75213782015-10-29 15:54:44 +0800221#else
Marek Vasut68963292012-05-01 11:09:46 +0000222#define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_MASK (0x3fff << 18)
223#define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_OFFSET 18
Marek Vasut3af35d22013-04-28 09:20:02 +0000224#endif
Marek Vasut68963292012-05-01 11:09:46 +0000225#define LCDIF_VDCTRL2_HSYNC_PERIOD_MASK 0x3ffff
226#define LCDIF_VDCTRL2_HSYNC_PERIOD_OFFSET 0
227
228#define LCDIF_VDCTRL3_MUX_SYNC_SIGNALS (1 << 29)
229#define LCDIF_VDCTRL3_VSYNC_ONLY (1 << 28)
230#define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_MASK (0xfff << 16)
231#define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_OFFSET 16
232#define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_MASK (0xffff << 0)
233#define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_OFFSET 0
234
235#define LCDIF_VDCTRL4_DOTCLK_DLY_SEL_MASK (0x7 << 29)
236#define LCDIF_VDCTRL4_DOTCLK_DLY_SEL_OFFSET 29
237#define LCDIF_VDCTRL4_SYNC_SIGNALS_ON (1 << 18)
238#define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_MASK 0x3ffff
239#define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_OFFSET 0
240
Peng Fan75213782015-10-29 15:54:44 +0800241#endif /* __IMX_REGS_LCDIF_H__ */