blob: e651410b536fc20c8ca18c55a479c736ee2d1689 [file] [log] [blame]
Sascha Hauera5864c02008-03-26 20:41:17 +01001/*
2 * (C) Copyright 2004
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Kshitij Gupta <kshitij@ti.com>
6 *
Magnus Lilja69e84582008-04-15 19:09:10 +02007 * Configuration settings for the phyCORE-i.MX31 board.
Sascha Hauera5864c02008-03-26 20:41:17 +01008 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Sascha Hauera5864c02008-03-26 20:41:17 +010010 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Fabio Estevam9a4f80f2011-06-11 15:16:11 +000015#include <asm/arch/imx-regs.h>
16
Anatolij Gustschin97849572011-10-29 05:12:25 +000017/* High Level Configuration Options */
Masahiro Yamadaa8b4c8c2014-11-06 14:59:37 +090018#define CONFIG_MX31 /* This is a mx31 */
Sascha Hauera5864c02008-03-26 20:41:17 +010019#define CONFIG_MX31_CLK32 32000
20
Anatolij Gustschin97849572011-10-29 05:12:25 +000021#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
22#define CONFIG_SETUP_MEMORY_TAGS
23#define CONFIG_INITRD_TAG
Sascha Hauera5864c02008-03-26 20:41:17 +010024
25/*
26 * Size of malloc() pool
27 */
Helmut Raiger0385c132011-10-12 23:16:29 +000028#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 512 * 1024)
Sascha Hauera5864c02008-03-26 20:41:17 +010029
30/*
31 * Hardware drivers
32 */
33
trem03997412013-09-21 18:13:36 +020034#define CONFIG_SYS_I2C
35#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +020036#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
37#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -070038#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Troy Kisky8462c632012-04-24 17:33:25 +000039#define CONFIG_SYS_I2C_CLK_OFFSET I2C2_CLK_OFFSET
Sascha Hauera5864c02008-03-26 20:41:17 +010040
Anatolij Gustschin97849572011-10-29 05:12:25 +000041#define CONFIG_MXC_UART
Stefano Babic1ca47d92011-11-22 15:22:39 +010042#define CONFIG_MXC_UART_BASE UART1_BASE
Sascha Hauera5864c02008-03-26 20:41:17 +010043
44/* allow to overwrite serial and ethaddr */
45#define CONFIG_ENV_OVERWRITE
Sascha Hauera5864c02008-03-26 20:41:17 +010046
47/***********************************************************
48 * Command definition
49 ***********************************************************/
Sascha Hauera5864c02008-03-26 20:41:17 +010050
Sascha Hauera5864c02008-03-26 20:41:17 +010051#define CONFIG_NETMASK 255.255.255.0
52#define CONFIG_IPADDR 192.168.23.168
53#define CONFIG_SERVERIP 192.168.23.2
54
Anatolij Gustschin97849572011-10-29 05:12:25 +000055#define CONFIG_EXTRA_ENV_SETTINGS \
56 "bootargs_base=setenv bootargs console=ttySMX0,115200\0" \
57 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
58 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
59 "bootargs_flash=setenv bootargs $(bootargs) " \
60 "root=/dev/mtdblock2 rootfstype=jffs2\0" \
61 "bootargs_mtd=setenv bootargs $(bootargs) $(mtdparts)\0" \
62 "bootcmd=run bootcmd_net\0" \
63 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs;" \
64 "tftpboot 0x80000000 $(uimage);bootm\0" \
65 "bootcmd_flash=run bootargs_base bootargs_mtd bootargs_flash;" \
66 "bootm 0x80000000\0" \
67 "unlock=yes\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -040068 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Anatolij Gustschin97849572011-10-29 05:12:25 +000069 "prg_uboot=tftpboot 0x80000000 $(uboot);" \
70 "protect off 0xa0000000 +0x20000;" \
71 "erase 0xa0000000 +0x20000;" \
72 "cp.b 0x80000000 0xa0000000 $(filesize)\0" \
73 "prg_kernel=tftpboot 0x80000000 $(uimage);" \
74 "erase 0xa0040000 +0x180000;" \
75 "cp.b 0x80000000 0xa0040000 $(filesize)\0" \
76 "prg_jffs2=tftpboot 0x80000000 $(jffs2);" \
77 "erase 0xa01c0000 0xa1ffffff;" \
78 "cp.b 0x80000000 0xa01c0000 $(filesize)\0" \
79 "videomode=video=ctfb:x:240,y:320,depth:16,mode:0," \
80 "pclk:185925,le:9,ri:17,up:7,lo:10,hs:1,vs:1," \
81 "sync:1241513985,vmode:0\0"
Sascha Hauera5864c02008-03-26 20:41:17 +010082
Sascha Hauera5864c02008-03-26 20:41:17 +010083/*
84 * Miscellaneous configurable options
85 */
Sascha Hauera5864c02008-03-26 20:41:17 +010086
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
88#define CONFIG_SYS_MEMTEST_END 0x10000
Sascha Hauera5864c02008-03-26 20:41:17 +010089
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_LOAD_ADDR 0 /* default load address */
Sascha Hauera5864c02008-03-26 20:41:17 +010091
Anatolij Gustschin97849572011-10-29 05:12:25 +000092/*
Sascha Hauera5864c02008-03-26 20:41:17 +010093 * Physical Memory Map
94 */
Anatolij Gustschin97849572011-10-29 05:12:25 +000095#define CONFIG_NR_DRAM_BANKS 1
96#define PHYS_SDRAM_1 0x80000000
97#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
Fabio Estevam9a4f80f2011-06-11 15:16:11 +000098
99#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
100#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
101#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
102#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
103 GENERATED_GBL_DATA_SIZE)
104#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
105 CONFIG_SYS_GBL_DATA_OFFSET)
Sascha Hauera5864c02008-03-26 20:41:17 +0100106
Anatolij Gustschin97849572011-10-29 05:12:25 +0000107/*
Sascha Hauera5864c02008-03-26 20:41:17 +0100108 * FLASH and environment organization
109 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_FLASH_BASE 0xa0000000
Anatolij Gustschin97849572011-10-29 05:12:25 +0000111#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */
112#define CONFIG_SYS_MAX_FLASH_SECT 259 /* max # of sectors/chip */
113/* Monitor at beginning of flash */
114#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Sascha Hauera5864c02008-03-26 20:41:17 +0100115
Anatolij Gustschin97849572011-10-29 05:12:25 +0000116#define CONFIG_ENV_OFFSET 0x00 /* env. starts here */
117#define CONFIG_ENV_SIZE 4096
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Anatolij Gustschin97849572011-10-29 05:12:25 +0000119#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 5 bits = 32 octets */
120#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10 ms delay */
121#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* byte addr. lenght */
Sascha Hauera5864c02008-03-26 20:41:17 +0100122
Anatolij Gustschin97849572011-10-29 05:12:25 +0000123/*
Sascha Hauera5864c02008-03-26 20:41:17 +0100124 * CFI FLASH driver setup
125 */
Anatolij Gustschin97849572011-10-29 05:12:25 +0000126#define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
127#define CONFIG_FLASH_CFI_DRIVER /* Use drivers/mtd/cfi_flash.c */
128#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffered writes (~10x faster) */
129#define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */
Sascha Hauera5864c02008-03-26 20:41:17 +0100130
Anatolij Gustschin97849572011-10-29 05:12:25 +0000131/*
132 * Timeout for Flash Erase and Flash Write
133 * timeout values are in ticks
134 */
135#define CONFIG_SYS_FLASH_ERASE_TOUT (100*CONFIG_SYS_HZ)
136#define CONFIG_SYS_FLASH_WRITE_TOUT (100*CONFIG_SYS_HZ)
Sascha Hauera5864c02008-03-26 20:41:17 +0100137
138/*
139 * JFFS2 partitions
140 */
Sascha Hauera5864c02008-03-26 20:41:17 +0100141#define CONFIG_JFFS2_DEV "nor0"
142
Guennadi Liakhovetskie99f10a2009-02-24 10:44:02 +0100143/* EET platform additions */
Tom Rini969dc222017-01-22 19:43:09 -0500144#ifdef CONFIG_TARGET_IMX31_PHYCORE_EET
Anatolij Gustschin97849572011-10-29 05:12:25 +0000145#define CONFIG_HARD_SPI
Guennadi Liakhovetskie99f10a2009-02-24 10:44:02 +0100146
Anatolij Gustschin97849572011-10-29 05:12:25 +0000147#define CONFIG_S6E63D6
Guennadi Liakhovetskie99f10a2009-02-24 10:44:02 +0100148
Helmut Raiger0385c132011-10-12 23:16:29 +0000149#define CONFIG_VIDEO_MX3
150#define CONFIG_VIDEO_LOGO
Helmut Raiger0385c132011-10-12 23:16:29 +0000151#define CONFIG_SPLASH_SCREEN
Helmut Raiger0385c132011-10-12 23:16:29 +0000152#define CONFIG_BMP_16BPP
Guennadi Liakhovetskie99f10a2009-02-24 10:44:02 +0100153#endif
154
Sascha Hauera5864c02008-03-26 20:41:17 +0100155#endif /* __CONFIG_H */