blob: 32703c5f0b3dc04c75e3e8efaaa0678f5d44e66a [file] [log] [blame]
Ariel D'Alessandrob6d5e132021-11-23 13:33:30 -03001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright 2021 Collabora Ltd.
4 *
5 */
6
7#include <hang.h>
8#include <init.h>
9#include <spl.h>
10#include <asm/arch/clock.h>
11#include <asm/arch/ddr.h>
12#include <asm/arch/imx8mn_pins.h>
13#include <asm/arch/sys_proto.h>
14#include <asm/mach-imx/boot_mode.h>
15#include <asm/mach-imx/gpio.h>
16#include <dm/device.h>
17#include <dm/uclass.h>
18
19int spl_board_boot_device(enum boot_device boot_dev_spl)
20{
21 return BOOT_DEVICE_BOOTROM;
22}
23
24void spl_dram_init(void)
25{
26 ddr_init(&dram_timing);
27}
28
29void spl_board_init(void)
30{
31 struct udevice *dev;
32 int ret;
33
34 debug("Normal Boot\n");
35
36 ret = uclass_get_device_by_name(UCLASS_CLK,
37 "clock-controller@30380000",
38 &dev);
39 if (ret < 0)
40 puts("Failed to find clock node. Check device tree\n");
41}
42
43#define UART_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_FSEL1)
44#define WDOG_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_ODE | PAD_CTL_PUE | PAD_CTL_PE)
45
46static const iomux_v3_cfg_t uart_pads[] = {
47 IMX8MN_PAD_UART4_RXD__UART4_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
48 IMX8MN_PAD_UART4_TXD__UART4_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
49};
50
51static const iomux_v3_cfg_t wdog_pads[] = {
52 IMX8MN_PAD_GPIO1_IO02__WDOG1_WDOG_B | MUX_PAD_CTRL(WDOG_PAD_CTRL),
53};
54
55int board_early_init_f(void)
56{
57 struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
58
59 imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
60 set_wdog_reset(wdog);
61
62 imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
63 init_uart_clk(3);
64
65 return 0;
66}
67
68void board_init_f(ulong dummy)
69{
70 int ret;
71
72 /* Clear the BSS. */
73 memset(__bss_start, 0, __bss_end - __bss_start);
74
75 arch_cpu_init();
76
77 board_early_init_f();
78
79 timer_init();
80
81 preloader_console_init();
82
83 ret = spl_init();
84 if (ret) {
85 debug("spl_init() failed: %d\n", ret);
86 hang();
87 }
88
89 /* DDR initialization */
90 spl_dram_init();
91
92 board_init_r(NULL, 0);
93}