wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 1 | /* |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 2 | * Copyright (C) 2003 Travis B. Sawyer <travis.sawyer@sandburst.com> |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 3 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 7 | #include <common.h> |
Simon Glass | a73bda4 | 2015-11-08 23:47:45 -0700 | [diff] [blame] | 8 | #include <console.h> |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 9 | #include <asm/processor.h> |
| 10 | #include <spd_sdram.h> |
| 11 | #include <i2c.h> |
Wolfgang Denk | ffcf599 | 2009-03-28 20:16:16 +0100 | [diff] [blame] | 12 | #include <net.h> |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 13 | |
Wolfgang Denk | 6405a15 | 2006-03-31 18:32:53 +0200 | [diff] [blame] | 14 | DECLARE_GLOBAL_DATA_PTR; |
| 15 | |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 16 | int board_early_init_f(void) |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 17 | { |
| 18 | unsigned long sdrreg; |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 19 | |
Peter Tyser | 166934f | 2009-07-17 19:01:09 -0500 | [diff] [blame] | 20 | /* |
| 21 | * Enable GPIO for pins 18 - 24 |
| 22 | * 18 = SEEPROM_WP |
| 23 | * 19 = #M_RST |
| 24 | * 20 = #MONARCH |
| 25 | * 21 = #LED_ALARM |
| 26 | * 22 = #LED_ACT |
| 27 | * 23 = #LED_STATUS1 |
| 28 | * 24 = #LED_STATUS2 |
| 29 | */ |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 30 | mfsdr(SDR0_PFC0, sdrreg); |
| 31 | mtsdr(SDR0_PFC0, (sdrreg & ~SDR0_PFC0_TRE_ENABLE) | 0x00003e00); |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 32 | out32(CONFIG_SYS_GPIO_BASE + 0x018, (USR_LED0 | USR_LED1 | USR_LED2 | USR_LED3)); |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 33 | LED0_OFF(); |
| 34 | LED1_OFF(); |
| 35 | LED2_OFF(); |
| 36 | LED3_OFF(); |
| 37 | |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 38 | /* Setup the external bus controller/chip selects */ |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 39 | mtebc(PB0AP, 0x04055200); /* 16MB Strata FLASH */ |
| 40 | mtebc(PB0CR, 0xff098000); /* BAS=0xff0 16MB R/W 8-bit */ |
| 41 | mtebc(PB1AP, 0x04055200); /* 512KB Socketed AMD FLASH */ |
| 42 | mtebc(PB1CR, 0xfe018000); /* BAS=0xfe0 1MB R/W 8-bit */ |
| 43 | mtebc(PB6AP, 0x05006400); /* 32-64MB AMD MirrorBit FLASH */ |
| 44 | mtebc(PB6CR, 0xf00da000); /* BAS=0xf00 64MB R/W i6-bit */ |
| 45 | mtebc(PB7AP, 0x05006400); /* 32-64MB AMD MirrorBit FLASH */ |
| 46 | mtebc(PB7CR, 0xf40da000); /* BAS=0xf40 64MB R/W 16-bit */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 47 | |
Stefan Roese | 51d6d5d | 2008-06-26 17:36:39 +0200 | [diff] [blame] | 48 | /* |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 49 | * Setup the interrupt controller polarities, triggers, etc. |
| 50 | * |
Stefan Roese | 51d6d5d | 2008-06-26 17:36:39 +0200 | [diff] [blame] | 51 | * Because of the interrupt handling rework to handle 440GX interrupts |
| 52 | * with the common code, we needed to change names of the UIC registers. |
| 53 | * Here the new relationship: |
| 54 | * |
| 55 | * U-Boot name 440GX name |
| 56 | * ----------------------- |
| 57 | * UIC0 UICB0 |
| 58 | * UIC1 UIC0 |
| 59 | * UIC2 UIC1 |
| 60 | * UIC3 UIC2 |
| 61 | */ |
Stefan Roese | 707fd36 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 62 | mtdcr(UIC1SR, 0xffffffff); /* clear all */ |
| 63 | mtdcr(UIC1ER, 0x00000000); /* disable all */ |
| 64 | mtdcr(UIC1CR, 0x00000003); /* SMI & UIC1 crit are critical */ |
| 65 | mtdcr(UIC1PR, 0xfffffe00); /* per ref-board manual */ |
| 66 | mtdcr(UIC1TR, 0x01c00000); /* per ref-board manual */ |
| 67 | mtdcr(UIC1VR, 0x00000001); /* int31 highest, base=0x000 */ |
| 68 | mtdcr(UIC1SR, 0xffffffff); /* clear all */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 69 | |
Stefan Roese | 707fd36 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 70 | mtdcr(UIC2SR, 0xffffffff); /* clear all */ |
| 71 | mtdcr(UIC2ER, 0x00000000); /* disable all */ |
| 72 | mtdcr(UIC2CR, 0x00000000); /* all non-critical */ |
| 73 | mtdcr(UIC2PR, 0xffffc0ff); /* per ref-board manual */ |
| 74 | mtdcr(UIC2TR, 0x00ff8000); /* per ref-board manual */ |
| 75 | mtdcr(UIC2VR, 0x00000001); /* int31 highest, base=0x000 */ |
| 76 | mtdcr(UIC2SR, 0xffffffff); /* clear all */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 77 | |
Stefan Roese | 707fd36 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 78 | mtdcr(UIC3SR, 0xffffffff); /* clear all */ |
| 79 | mtdcr(UIC3ER, 0x00000000); /* disable all */ |
| 80 | mtdcr(UIC3CR, 0x00000000); /* all non-critical */ |
| 81 | mtdcr(UIC3PR, 0xffffffff); /* per ref-board manual */ |
| 82 | mtdcr(UIC3TR, 0x00ff8c0f); /* per ref-board manual */ |
| 83 | mtdcr(UIC3VR, 0x00000001); /* int31 highest, base=0x000 */ |
| 84 | mtdcr(UIC3SR, 0xffffffff); /* clear all */ |
Stefan Roese | 51d6d5d | 2008-06-26 17:36:39 +0200 | [diff] [blame] | 85 | |
Stefan Roese | 707fd36 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 86 | mtdcr(UIC0SR, 0xfc000000); /* clear all */ |
| 87 | mtdcr(UIC0ER, 0x00000000); /* disable all */ |
| 88 | mtdcr(UIC0CR, 0x00000000); /* all non-critical */ |
| 89 | mtdcr(UIC0PR, 0xfc000000); /* */ |
| 90 | mtdcr(UIC0TR, 0x00000000); /* */ |
| 91 | mtdcr(UIC0VR, 0x00000001); /* */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 92 | |
| 93 | LED0_ON(); |
| 94 | |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 95 | return 0; |
| 96 | } |
| 97 | |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 98 | int checkboard(void) |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 99 | { |
Wolfgang Denk | 5c1cfee | 2011-05-04 10:32:28 +0000 | [diff] [blame] | 100 | char buf[64]; |
| 101 | int i; |
Peter Tyser | b0590e7 | 2009-07-17 19:01:15 -0500 | [diff] [blame] | 102 | |
| 103 | printf("Board: X-ES %s PMC SBC\n", CONFIG_SYS_BOARD_NAME); |
| 104 | printf(" "); |
Wolfgang Denk | 5c1cfee | 2011-05-04 10:32:28 +0000 | [diff] [blame] | 105 | i = getenv_f("board_rev", buf, sizeof(buf)); |
| 106 | if (i > 0) |
| 107 | printf("Rev %s, ", buf); |
| 108 | i = getenv_f("serial#", buf, sizeof(buf)); |
| 109 | if (i > 0) |
| 110 | printf("Serial# %s, ", buf); |
| 111 | i = getenv_f("board_cfg", buf, sizeof(buf)); |
| 112 | if (i > 0) |
| 113 | printf("Cfg %s", buf); |
Peter Tyser | b0590e7 | 2009-07-17 19:01:15 -0500 | [diff] [blame] | 114 | printf("\n"); |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 115 | |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 116 | return 0; |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 117 | } |
| 118 | |
Simon Glass | 39f90ba | 2017-03-31 08:40:25 -0600 | [diff] [blame] | 119 | int initdram(void) |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 120 | { |
Simon Glass | 39f90ba | 2017-03-31 08:40:25 -0600 | [diff] [blame] | 121 | gd->ram_size = spd_sdram(); |
| 122 | |
| 123 | return 0; |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 124 | } |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 125 | |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 126 | /* |
Stefan Roese | 5d8033e | 2009-11-12 16:41:09 +0100 | [diff] [blame] | 127 | * Override weak pci_pre_init() |
| 128 | * |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 129 | * This routine is called just prior to registering the hose and gives |
| 130 | * the board the opportunity to check things. Returning a value of zero |
| 131 | * indicates that things are bad & PCI initialization should be aborted. |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 132 | * |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 133 | * Different boards may wish to customize the pci controller structure |
| 134 | * (add regions, override default access routines, etc) or perform |
| 135 | * certain pre-initialization actions. |
| 136 | */ |
Stefan Roese | 54ef7fd | 2007-06-25 15:57:39 +0200 | [diff] [blame] | 137 | #if defined(CONFIG_PCI) |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 138 | int pci_pre_init(struct pci_controller * hose) |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 139 | { |
| 140 | unsigned long strap; |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 141 | |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 142 | /* See if we're supposed to setup the pci */ |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 143 | mfsdr(SDR0_SDSTP1, strap); |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 144 | if ((strap & 0x00010000) == 0) |
| 145 | return 0; |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 146 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | #if defined(CONFIG_SYS_PCI_FORCE_PCI_CONV) |
Niklaus Giger | 728bd0a | 2009-10-04 20:04:20 +0200 | [diff] [blame] | 148 | /* Setup System Device Register PCIL0_XCR */ |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 149 | mfsdr(SDR0_XCR, strap); |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 150 | strap &= 0x0f000000; |
Stefan Roese | 918010a | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 151 | mtsdr(SDR0_XCR, strap); |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 152 | #endif |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 153 | |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 154 | return 1; |
| 155 | } |
Stefan Roese | 54ef7fd | 2007-06-25 15:57:39 +0200 | [diff] [blame] | 156 | #endif /* defined(CONFIG_PCI) */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 157 | |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 158 | #if defined(CONFIG_PCI) |
| 159 | /* |
Stefan Roese | 4698fc9 | 2009-10-29 16:54:52 +0100 | [diff] [blame] | 160 | * Override weak is_pci_host() |
| 161 | * |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 162 | * This routine is called to determine if a pci scan should be |
| 163 | * performed. With various hardware environments (especially cPCI and |
| 164 | * PPMC) it's insufficient to depend on the state of the arbiter enable |
| 165 | * bit in the strap register, or generic host/adapter assumptions. |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 166 | * |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 167 | * Rather than hard-code a bad assumption in the general 440 code, the |
| 168 | * 440 pci code requires the board to decide at runtime. |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 169 | * |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 170 | * Return 0 for adapter mode, non-zero for host (monarch) mode. |
| 171 | */ |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 172 | int is_pci_host(struct pci_controller *hose) |
| 173 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | return ((in32(CONFIG_SYS_GPIO_BASE + 0x1C) & 0x00000800) == 0); |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 175 | } |
| 176 | #endif /* defined(CONFIG_PCI) */ |
| 177 | |
| 178 | #ifdef CONFIG_POST |
| 179 | /* |
| 180 | * Returns 1 if keys pressed to start the power-on long-running tests |
| 181 | * Called from board_init_f(). |
| 182 | */ |
| 183 | int post_hotkeys_pressed(void) |
| 184 | { |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 185 | return ctrlc(); |
wdenk | 544e973 | 2004-02-06 23:19:44 +0000 | [diff] [blame] | 186 | } |
Peter Tyser | 68e27f4 | 2009-07-17 19:01:07 -0500 | [diff] [blame] | 187 | #endif |