blob: 223e63f6c1a23a438237beddbafcb2536eeba476 [file] [log] [blame]
developer4a347352018-11-15 10:07:56 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * MediaTek timer driver
4 *
5 * Copyright (C) 2018 MediaTek Inc.
6 * Author: Ryder Lee <ryder.lee@mediatek.com>
7 */
8
9#include <clk.h>
10#include <common.h>
11#include <dm.h>
12#include <timer.h>
13#include <asm/io.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060014#include <linux/bitops.h>
developer4a347352018-11-15 10:07:56 +080015
developer0e08eed2022-09-09 19:59:41 +080016#define MTK_GPT4_OFFSET_V1 0x40
17#define MTK_GPT4_OFFSET_V2 0x80
developer4a347352018-11-15 10:07:56 +080018
developer0e08eed2022-09-09 19:59:41 +080019#define MTK_GPT_CON 0x0
20#define MTK_GPT_V1_CLK 0x4
21#define MTK_GPT_CNT 0x8
22
23#define GPT_ENABLE BIT(0)
24#define GPT_CLEAR BIT(1)
25#define GPT_V1_FREERUN GENMASK(5, 4)
26#define GPT_V2_FREERUN GENMASK(6, 5)
27
28enum mtk_gpt_ver {
29 MTK_GPT_V1,
30 MTK_GPT_V2
31};
developer4a347352018-11-15 10:07:56 +080032
33struct mtk_timer_priv {
34 void __iomem *base;
developer0e08eed2022-09-09 19:59:41 +080035 unsigned int gpt4_offset;
developer4a347352018-11-15 10:07:56 +080036};
37
Sean Anderson947fc2d2020-10-07 14:37:44 -040038static u64 mtk_timer_get_count(struct udevice *dev)
developer4a347352018-11-15 10:07:56 +080039{
40 struct mtk_timer_priv *priv = dev_get_priv(dev);
developer0e08eed2022-09-09 19:59:41 +080041 u32 val = readl(priv->base + priv->gpt4_offset + MTK_GPT_CNT);
developer4a347352018-11-15 10:07:56 +080042
Sean Anderson947fc2d2020-10-07 14:37:44 -040043 return timer_conv_64(val);
developer4a347352018-11-15 10:07:56 +080044}
45
46static int mtk_timer_probe(struct udevice *dev)
47{
48 struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev);
49 struct mtk_timer_priv *priv = dev_get_priv(dev);
50 struct clk clk, parent;
developer0e08eed2022-09-09 19:59:41 +080051 int ret, gpt_ver;
developer4a347352018-11-15 10:07:56 +080052
53 priv->base = dev_read_addr_ptr(dev);
developer0e08eed2022-09-09 19:59:41 +080054 gpt_ver = dev_get_driver_data(dev);
55
developer4a347352018-11-15 10:07:56 +080056 if (!priv->base)
57 return -ENOENT;
58
developer0e08eed2022-09-09 19:59:41 +080059 if (gpt_ver == MTK_GPT_V2) {
60 priv->gpt4_offset = MTK_GPT4_OFFSET_V2;
61
62 writel(GPT_V2_FREERUN | GPT_CLEAR | GPT_ENABLE,
63 priv->base + priv->gpt4_offset + MTK_GPT_CON);
64 } else {
65 priv->gpt4_offset = MTK_GPT4_OFFSET_V1;
66
67 writel(GPT_V1_FREERUN | GPT_CLEAR | GPT_ENABLE,
68 priv->base + priv->gpt4_offset + MTK_GPT_CON);
69 writel(0, priv->base + priv->gpt4_offset + MTK_GPT_V1_CLK);
70 }
71
developer4a347352018-11-15 10:07:56 +080072 ret = clk_get_by_index(dev, 0, &clk);
73 if (ret)
74 return ret;
75
76 ret = clk_get_by_index(dev, 1, &parent);
77 if (!ret) {
78 ret = clk_set_parent(&clk, &parent);
79 if (ret)
80 return ret;
81 }
82
83 uc_priv->clock_rate = clk_get_rate(&clk);
84 if (!uc_priv->clock_rate)
85 return -EINVAL;
86
87 return 0;
88}
89
90static const struct timer_ops mtk_timer_ops = {
91 .get_count = mtk_timer_get_count,
92};
93
94static const struct udevice_id mtk_timer_ids[] = {
developer0e08eed2022-09-09 19:59:41 +080095 { .compatible = "mediatek,timer", .data = MTK_GPT_V1 },
96 { .compatible = "mediatek,mt6577-timer", .data = MTK_GPT_V1 },
97 { .compatible = "mediatek,mt7981-timer", .data = MTK_GPT_V2 },
98 { .compatible = "mediatek,mt7986-timer", .data = MTK_GPT_V2 },
developer4a347352018-11-15 10:07:56 +080099 { }
100};
101
102U_BOOT_DRIVER(mtk_timer) = {
103 .name = "mtk_timer",
104 .id = UCLASS_TIMER,
105 .of_match = mtk_timer_ids,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700106 .priv_auto = sizeof(struct mtk_timer_priv),
developer4a347352018-11-15 10:07:56 +0800107 .probe = mtk_timer_probe,
108 .ops = &mtk_timer_ops,
109 .flags = DM_FLAG_PRE_RELOC,
110};