blob: 20c93778e138f0e091fc87ea6ae979ab1b4f4c58 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Soeren Moch358ebc32014-11-03 13:57:01 +01002/*
3 * Copyright (C) 2014 Soeren Moch <smoch@web.de>
Soeren Moch358ebc32014-11-03 13:57:01 +01004 */
5
6#include <asm/arch/clock.h>
7#include <asm/arch/imx-regs.h>
8#include <asm/arch/iomux.h>
9#include <asm/arch/mx6-pins.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090010#include <linux/errno.h>
Soeren Moch358ebc32014-11-03 13:57:01 +010011#include <asm/gpio.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020012#include <asm/mach-imx/mxc_i2c.h>
13#include <asm/mach-imx/iomux-v3.h>
14#include <asm/mach-imx/sata.h>
15#include <asm/mach-imx/boot_mode.h>
16#include <asm/mach-imx/video.h>
Soeren Moch358ebc32014-11-03 13:57:01 +010017#include <mmc.h>
18#include <fsl_esdhc.h>
19#include <miiphy.h>
20#include <netdev.h>
21#include <asm/arch/mxc_hdmi.h>
22#include <asm/arch/crm_regs.h>
23#include <asm/io.h>
24#include <asm/arch/sys_proto.h>
25#include <i2c.h>
26DECLARE_GLOBAL_DATA_PTR;
27
28#define WEAK_PULLUP (PAD_CTL_PUS_47K_UP | \
29 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
30 PAD_CTL_SRE_SLOW)
31
32#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
33 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
34 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
35
36#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
37 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
38 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
39
40#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
41 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
42
43#define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
44 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
45 PAD_CTL_ODE | PAD_CTL_SRE_FAST)
46
47#define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
48
49#ifdef CONFIG_SYS_I2C
50/* I2C1, SGTL5000 */
51static struct i2c_pads_info i2c_pad_info0 = {
52 .scl = {
53 .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD,
54 .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD,
55 .gp = IMX_GPIO_NR(5, 27)
56 },
57 .sda = {
58 .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD,
59 .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD,
60 .gp = IMX_GPIO_NR(5, 26)
61 }
62};
63
64/* I2C2 HDMI */
65static struct i2c_pads_info i2c_pad_info1 = {
66 .scl = {
67 .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
68 .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
69 .gp = IMX_GPIO_NR(4, 12)
70 },
71 .sda = {
72 .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
73 .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
74 .gp = IMX_GPIO_NR(4, 13)
75 }
76};
77
78/* I2C3, CON11, DS1307, PCIe_SMB */
79static struct i2c_pads_info i2c_pad_info2 = {
80 .scl = {
81 .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD,
82 .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD,
83 .gp = IMX_GPIO_NR(1, 3)
84 },
85 .sda = {
86 .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD,
87 .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD,
88 .gp = IMX_GPIO_NR(1, 6)
89 }
90};
91#endif /* CONFIG_SYS_I2C */
92
93static iomux_v3_cfg_t const uart1_pads[] = {
94 MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
95 MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
96};
97
98static iomux_v3_cfg_t const uart2_pads[] = {
99 MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
100 MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
101};
102
103static iomux_v3_cfg_t const enet_pads[] = {
104 MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
105 MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
106 MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
107 MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
108 MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
109 MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
110 MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
111 MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
112 MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
113 MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
114 MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
115 MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
116 MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
117 MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
118 MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
119 /* AR8035 PHY Reset */
120 MX6_PAD_ENET_CRS_DV__GPIO1_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL),
121};
122
123static iomux_v3_cfg_t const pcie_pads[] = {
124 /* W_DISABLE# */
125 MX6_PAD_KEY_COL4__GPIO4_IO14 | MUX_PAD_CTRL(WEAK_PULLUP),
126 /* PERST# */
127 MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
128};
129
130int dram_init(void)
131{
132 gd->ram_size = 2048ul * 1024 * 1024;
133 return 0;
134}
135
136static void setup_iomux_enet(void)
137{
138 imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
139
140 /* Reset AR8035 PHY */
Soeren Mochbeeed2b2019-03-01 13:10:55 +0100141 gpio_request(IMX_GPIO_NR(1, 25), "ETH_PHY_RESET");
Soeren Moch358ebc32014-11-03 13:57:01 +0100142 gpio_direction_output(IMX_GPIO_NR(1, 25) , 0);
143 udelay(500);
144 gpio_set_value(IMX_GPIO_NR(1, 25), 1);
145}
146
147static void setup_pcie(void)
148{
149 imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
150}
151
152static void setup_iomux_uart(void)
153{
154 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
155 imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
156}
157
158#ifdef CONFIG_FSL_ESDHC
159static iomux_v3_cfg_t const usdhc2_pads[] = {
160 MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
161 MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
162 MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
163 MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
164 MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
165 MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
166 MX6_PAD_NANDF_D2__GPIO2_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
167};
168
169static iomux_v3_cfg_t const usdhc3_pads[] = {
170 MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
171 MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
172 MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
173 MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
174 MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
175 MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
176 MX6_PAD_NANDF_D0__GPIO2_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
177};
178
179static iomux_v3_cfg_t const usdhc4_pads[] = {
180 MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
181 MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
182 MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
183 MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
184 MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
185 MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
186 MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
187 MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
188 MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
189 MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
190};
191
192static struct fsl_esdhc_cfg usdhc_cfg[3] = {
193 {USDHC2_BASE_ADDR},
194 {USDHC3_BASE_ADDR},
195 {USDHC4_BASE_ADDR},
196};
197
198#define USDHC2_CD_GPIO IMX_GPIO_NR(2, 2)
199#define USDHC3_CD_GPIO IMX_GPIO_NR(2, 0)
200
201int board_mmc_getcd(struct mmc *mmc)
202{
203 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
204 int ret = 0;
205
206 switch (cfg->esdhc_base) {
207 case USDHC2_BASE_ADDR:
208 ret = !gpio_get_value(USDHC2_CD_GPIO);
209 break;
210 case USDHC3_BASE_ADDR:
211 ret = !gpio_get_value(USDHC3_CD_GPIO);
212 break;
213 case USDHC4_BASE_ADDR:
214 ret = 1; /* eMMC/uSDHC4 is always present */
215 break;
216 }
217 return ret;
218}
219
220int board_mmc_init(bd_t *bis)
221{
Soeren Moch358ebc32014-11-03 13:57:01 +0100222 /*
Bin Meng75574052016-02-05 19:30:11 -0800223 * (U-Boot device node) (Physical Port)
Soeren Moch358ebc32014-11-03 13:57:01 +0100224 * mmc0 SD2
225 * mmc1 SD3
226 * mmc2 eMMC
227 */
Soeren Moch7df45442014-11-20 13:03:32 +0100228 int i, ret;
Soeren Moch358ebc32014-11-03 13:57:01 +0100229 for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
230 switch (i) {
231 case 0:
232 imx_iomux_v3_setup_multiple_pads(
233 usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
Soeren Mochbeeed2b2019-03-01 13:10:55 +0100234 gpio_request(USDHC2_CD_GPIO, "MMC0_CD");
Soeren Moch358ebc32014-11-03 13:57:01 +0100235 gpio_direction_input(USDHC2_CD_GPIO);
236 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
237 break;
238 case 1:
239 imx_iomux_v3_setup_multiple_pads(
240 usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
Soeren Mochbeeed2b2019-03-01 13:10:55 +0100241 gpio_request(USDHC3_CD_GPIO, "MMC1_CD");
Soeren Moch358ebc32014-11-03 13:57:01 +0100242 gpio_direction_input(USDHC3_CD_GPIO);
243 usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
244 break;
245 case 2:
246 imx_iomux_v3_setup_multiple_pads(
247 usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
248 usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
249 break;
250 default:
251 printf("Warning: you configured more USDHC controllers"
252 "(%d) then supported by the board (%d)\n",
253 i + 1, CONFIG_SYS_FSL_USDHC_NUM);
Soeren Moch7df45442014-11-20 13:03:32 +0100254 return -EINVAL;
Soeren Moch358ebc32014-11-03 13:57:01 +0100255 }
Soeren Moch7df45442014-11-20 13:03:32 +0100256 ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
257 if (ret)
258 return ret;
Soeren Moch358ebc32014-11-03 13:57:01 +0100259 }
Soeren Moch7df45442014-11-20 13:03:32 +0100260 return 0;
Soeren Moch358ebc32014-11-03 13:57:01 +0100261}
Soeren Moch4188b602016-02-04 14:41:16 +0100262
263/* set environment device to boot device when booting from SD */
264int board_mmc_get_env_dev(int devno)
265{
266 return devno - 1;
267}
268
269int board_mmc_get_env_part(int devno)
270{
271 return (devno == 3) ? 1 : 0; /* part 0 for SD2 / SD3, part 1 for eMMC */
272}
Soeren Moch358ebc32014-11-03 13:57:01 +0100273#endif /* CONFIG_FSL_ESDHC */
274
275#ifdef CONFIG_VIDEO_IPUV3
276static void do_enable_hdmi(struct display_info_t const *dev)
277{
278 imx_enable_hdmi_phy();
279}
280
281struct display_info_t const displays[] = {{
282 .bus = -1,
283 .addr = 0,
284 .pixfmt = IPU_PIX_FMT_RGB24,
285 .detect = detect_hdmi,
286 .enable = do_enable_hdmi,
287 .mode = {
288 .name = "HDMI",
289 /* 1024x768@60Hz (VESA)*/
290 .refresh = 60,
291 .xres = 1024,
292 .yres = 768,
293 .pixclock = 15384,
294 .left_margin = 160,
295 .right_margin = 24,
296 .upper_margin = 29,
297 .lower_margin = 3,
298 .hsync_len = 136,
299 .vsync_len = 6,
300 .sync = FB_SYNC_EXT,
301 .vmode = FB_VMODE_NONINTERLACED
302} } };
303size_t display_count = ARRAY_SIZE(displays);
304
305static void setup_display(void)
306{
307 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
308 int reg;
309 s32 timeout = 100000;
310
311 enable_ipu_clock();
312 imx_setup_hdmi();
313
314 /* set video pll to 455MHz (24MHz * (37+11/12) / 2) */
315 reg = readl(&ccm->analog_pll_video);
316 reg |= BM_ANADIG_PLL_VIDEO_POWERDOWN;
317 writel(reg, &ccm->analog_pll_video);
318
319 reg &= ~BM_ANADIG_PLL_VIDEO_DIV_SELECT;
320 reg |= BF_ANADIG_PLL_VIDEO_DIV_SELECT(37);
321 reg &= ~BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT;
322 reg |= BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(1);
323 writel(reg, &ccm->analog_pll_video);
324
325 writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
326 writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
327
328 reg &= ~BM_ANADIG_PLL_VIDEO_POWERDOWN;
329 writel(reg, &ccm->analog_pll_video);
330
331 while (timeout--)
332 if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
333 break;
334 if (timeout < 0)
335 printf("Warning: video pll lock timeout!\n");
336
337 reg = readl(&ccm->analog_pll_video);
338 reg |= BM_ANADIG_PLL_VIDEO_ENABLE;
339 reg &= ~BM_ANADIG_PLL_VIDEO_BYPASS;
340 writel(reg, &ccm->analog_pll_video);
341
Soeren Moch69a5ea12015-01-23 19:03:37 +0100342 /* gate ipu1_di0_clk */
343 reg = readl(&ccm->CCGR3);
344 reg &= ~MXC_CCM_CCGR3_LDB_DI0_MASK;
345 writel(reg, &ccm->CCGR3);
Soeren Moch358ebc32014-11-03 13:57:01 +0100346
Soeren Moch69a5ea12015-01-23 19:03:37 +0100347 /* select video_pll clock / 7 for ipu1_di0_clk -> 65MHz pixclock */
Soeren Moch358ebc32014-11-03 13:57:01 +0100348 reg = readl(&ccm->chsccdr);
Soeren Moch69a5ea12015-01-23 19:03:37 +0100349 reg &= ~(MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK |
350 MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK |
351 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK);
352 reg |= (2 << MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET) |
353 (6 << MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET) |
354 (0 << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
Soeren Moch358ebc32014-11-03 13:57:01 +0100355 writel(reg, &ccm->chsccdr);
Soeren Moch69a5ea12015-01-23 19:03:37 +0100356
357 /* enable ipu1_di0_clk */
358 reg = readl(&ccm->CCGR3);
359 reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
360 writel(reg, &ccm->CCGR3);
Soeren Moch358ebc32014-11-03 13:57:01 +0100361}
362#endif /* CONFIG_VIDEO_IPUV3 */
363
Soeren Mochcc857db2016-11-27 16:02:19 +0100364static int ar8035_phy_fixup(struct phy_device *phydev)
365{
366 unsigned short val;
367
368 /* To enable AR8035 ouput a 125MHz clk from CLK_25M */
369 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
370 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
371 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
372
373 val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
374 val &= 0xffe3;
375 val |= 0x18;
376 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
377
378 /* introduce tx clock delay */
379 phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
380 val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
381 val |= 0x0100;
382 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
383
384 return 0;
385}
386
387int board_phy_config(struct phy_device *phydev)
388{
389 ar8035_phy_fixup(phydev);
390
391 if (phydev->drv->config)
392 phydev->drv->config(phydev);
393
394 return 0;
395}
396
Soeren Moch358ebc32014-11-03 13:57:01 +0100397int board_eth_init(bd_t *bis)
398{
399 setup_iomux_enet();
400 setup_pcie();
401 return cpu_eth_init(bis);
402}
403
404int board_early_init_f(void)
405{
406 setup_iomux_uart();
407 return 0;
408}
409
410#ifdef CONFIG_CMD_BMODE
411static const struct boot_mode board_boot_modes[] = {
412 /* 4 bit bus width */
413 {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
414 {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
415 /* 8 bit bus width */
Soeren Moche037fbb2016-02-09 16:53:27 +0100416 {"emmc", MAKE_CFGVAL(0x60, 0x58, 0x00, 0x00)},
Soeren Moch358ebc32014-11-03 13:57:01 +0100417 {NULL, 0},
418};
419#endif
420
421int board_init(void)
422{
423 /* address of boot parameters */
424 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
425
426#ifdef CONFIG_VIDEO_IPUV3
427 setup_display();
428#endif
429#ifdef CONFIG_SYS_I2C
430 setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
431 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
432 setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
433#endif
434#ifdef CONFIG_DWC_AHSATA
435 setup_sata();
436#endif
437#ifdef CONFIG_CMD_BMODE
438 add_board_boot_modes(board_boot_modes);
439#endif
Soeren Moch358ebc32014-11-03 13:57:01 +0100440 return 0;
441}