blob: 8bce28fe2048f9abeb1b0de154871ee790404f87 [file] [log] [blame]
Marek Vasutb51f8ae2013-06-16 15:39:02 +02001/*
2 * Copyright (C) 2013 Marek Vasut <marex@denx.de>
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
17 * MA 02111-1307 USA
18 */
19#ifndef __CONFIGS_MXS_H__
20#define __CONFIGS_MXS_H__
21
22/*
23 * Includes
24 */
25
26#if defined(CONFIG_MX23) && defined(CONFIG_MX28)
27#error Select either CONFIG_MX23 or CONFIG_MX28 , never both!
28#elif !defined(CONFIG_MX23) && !defined(CONFIG_MX28)
29#error Select one of CONFIG_MX23 or CONFIG_MX28 !
30#endif
31
32#include <asm/arch/regs-base.h>
33
34#if defined(CONFIG_MX23)
35#include <asm/arch/iomux-mx23.h>
36#elif defined(CONFIG_MX28)
37#include <asm/arch/iomux-mx28.h>
38#endif
39
40/*
41 * CPU specifics
42 */
Marek Vasut722e6442014-04-04 00:41:03 +020043#define CONFIG_SYS_GENERIC_BOARD
Marek Vasutb51f8ae2013-06-16 15:39:02 +020044
Marek Vasutb51f8ae2013-06-16 15:39:02 +020045/* MXS uses FDT */
46#define CONFIG_OF_LIBFDT
47
48/* Startup hooks */
49#define CONFIG_BOARD_EARLY_INIT_F
50#define CONFIG_ARCH_MISC_INIT
51
52/* SPL */
53#define CONFIG_SPL
54#define CONFIG_SPL_NO_CPU_SUPPORT_CODE
55#define CONFIG_SPL_START_S_PATH "arch/arm/cpu/arm926ejs/mxs"
56#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/arm926ejs/mxs/u-boot-spl.lds"
57#define CONFIG_SPL_LIBCOMMON_SUPPORT
58#define CONFIG_SPL_LIBGENERIC_SUPPORT
59#define CONFIG_SPL_GPIO_SUPPORT
60
61/* Memory sizes */
62#define CONFIG_SYS_MALLOC_LEN 0x00400000 /* 4 MB for malloc */
Marek Vasutb51f8ae2013-06-16 15:39:02 +020063#define CONFIG_SYS_MEMTEST_START 0x40000000 /* Memtest start adr */
64#define CONFIG_SYS_MEMTEST_END 0x40400000 /* 4 MB RAM test */
65
66/* OCRAM at 0x0 ; 32kB on MX23 ; 128kB on MX28 */
67#define CONFIG_SYS_INIT_RAM_ADDR 0x00000000
68#if defined(CONFIG_MX23)
69#define CONFIG_SYS_INIT_RAM_SIZE (32 * 1024)
70#elif defined(CONFIG_MX28)
71#define CONFIG_SYS_INIT_RAM_SIZE (128 * 1024)
72#endif
73
74/* Point initial SP in SRAM so SPL can use it too. */
75#define CONFIG_SYS_INIT_SP_OFFSET \
76 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
77#define CONFIG_SYS_INIT_SP_ADDR \
78 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
79
80/*
81 * We need to sacrifice first 4 bytes of RAM here to avoid triggering some
82 * strange BUG in ROM corrupting first 4 bytes of RAM when loading U-Boot
83 * binary. In case there was more of this mess, 0x100 bytes are skipped.
Marek Vasut913784a2014-03-05 20:01:13 +010084 *
85 * In case of a HAB boot, we cannot for some weird reason use the first 4KiB
86 * of DRAM when loading. Moreover, we use the first 4 KiB for IVT and CST
87 * blocks, thus U-Boot starts at offset +8 KiB of DRAM start.
88 *
89 * As for the SPL, we must avoid the first 4 KiB as well, but we load the
90 * IVT and CST to 0x8000, so we don't need to waste the subsequent 4 KiB.
Marek Vasutb51f8ae2013-06-16 15:39:02 +020091 */
Marek Vasut913784a2014-03-05 20:01:13 +010092#define CONFIG_SYS_TEXT_BASE 0x40002000
93#define CONFIG_SPL_TEXT_BASE 0x00001000
Marek Vasutb51f8ae2013-06-16 15:39:02 +020094
95/* U-Boot general configuration */
96#define CONFIG_SYS_LONGHELP
97#ifndef CONFIG_SYS_PROMPT
Marek Vasutb51f8ae2013-06-16 15:39:02 +020098#endif
99#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
100#define CONFIG_SYS_PBSIZE \
101 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
102 /* Print buffer size */
103#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
104#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
105 /* Boot argument buffer size */
106#define CONFIG_VERSION_VARIABLE /* U-BOOT version */
107#define CONFIG_AUTO_COMPLETE /* Command auto complete */
108#define CONFIG_CMDLINE_EDITING /* Command history etc */
109#define CONFIG_SYS_HUSH_PARSER
110#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
111
112/* Booting Linux */
113#define CONFIG_CMDLINE_TAG
114#define CONFIG_SETUP_MEMORY_TAGS
115
116/*
117 * Drivers
118 */
119
120/* APBH DMA */
121#define CONFIG_APBH_DMA
122
123/* GPIO */
124#define CONFIG_MXS_GPIO
125
Andreas Wassdb3e24b2013-08-16 18:24:37 +0200126/*
127 * DUART Serial Driver.
128 * Conflicts with AUART driver which can be set by board.
129 */
130#ifndef CONFIG_MXS_AUART
Marek Vasutb51f8ae2013-06-16 15:39:02 +0200131#define CONFIG_PL011_SERIAL
132#define CONFIG_PL011_CLOCK 24000000
133#define CONFIG_PL01x_PORTS { (void *)MXS_UARTDBG_BASE }
134#define CONFIG_CONS_INDEX 0
Andreas Wassdb3e24b2013-08-16 18:24:37 +0200135#endif
Marek Vasutb51f8ae2013-06-16 15:39:02 +0200136/* Default baudrate can be overriden by board! */
137#ifndef CONFIG_BAUDRATE
138#define CONFIG_BAUDRATE 115200
139#endif
140
141/* FEC Ethernet on SoC */
142#ifdef CONFIG_FEC_MXC
143#define CONFIG_MII
144#ifndef CONFIG_ETHPRIME
145#define CONFIG_ETHPRIME "FEC0"
146#endif
147#ifndef CONFIG_FEC_XCV_TYPE
148#define CONFIG_FEC_XCV_TYPE RMII
149#endif
150#endif
151
152/* I2C */
153#ifdef CONFIG_CMD_I2C
154#define CONFIG_I2C_MXS
155#define CONFIG_HARD_I2C
156#ifndef CONFIG_SYS_I2C_SPEED
157#define CONFIG_SYS_I2C_SPEED 400000
158#endif
159#endif
160
161/* LCD */
162#ifdef CONFIG_VIDEO
163#define CONFIG_CFB_CONSOLE
164#define CONFIG_VIDEO_MXS
165#define CONFIG_VIDEO_SW_CURSOR
166#define CONFIG_VGA_AS_SINGLE_DEVICE
167#define CONFIG_SYS_CONSOLE_IS_IN_ENV
168#endif
169
170/* MMC */
171#ifdef CONFIG_CMD_MMC
172#define CONFIG_MMC
173#define CONFIG_GENERIC_MMC
174#define CONFIG_BOUNCE_BUFFER
175#define CONFIG_MXS_MMC
176#endif
177
178/* NAND */
179#ifdef CONFIG_CMD_NAND
180#define CONFIG_NAND_MXS
181#define CONFIG_SYS_MAX_NAND_DEVICE 1
182#define CONFIG_SYS_NAND_BASE 0x60000000
183#define CONFIG_SYS_NAND_5_ADDR_CYCLE
184#endif
185
Marek Vasut59251ce2014-03-06 01:52:03 +0100186/* OCOTP */
187#ifdef CONFIG_CMD_FUSE
188#define CONFIG_MXS_OCOTP
189#endif
190
Marek Vasutb51f8ae2013-06-16 15:39:02 +0200191/* SPI */
192#ifdef CONFIG_CMD_SPI
193#define CONFIG_HARD_SPI
194#define CONFIG_MXS_SPI
195#define CONFIG_SPI_HALF_DUPLEX
196#endif
197
198/* USB */
199#ifdef CONFIG_CMD_USB
200#define CONFIG_USB_EHCI
201#define CONFIG_USB_EHCI_MXS
202#define CONFIG_EHCI_IS_TDI
203#endif
204
205#endif /* __CONFIGS_MXS_H__ */