blob: 7348566dd0bbe258e7a52aa735bc10b71c9ef2f7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tor Krill137953d2008-05-29 10:40:17 +02002/*
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02003 * Copyright (C) Excito Elektronik i Skåne AB, All rights reserved.
Tor Krill137953d2008-05-29 10:40:17 +02004 * Author: Tor Krill <tor@excito.com>
5 *
Tor Krill137953d2008-05-29 10:40:17 +02006 * This is a driver for Silicon Image sil3114 sata chip modelled on
7 * the ata_piix driver
8 */
9
10#include <common.h>
Simon Glass655306c2020-05-10 11:39:58 -060011#include <blk.h>
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
Simon Glass655306c2020-05-10 11:39:58 -060013#include <part.h>
Tor Krill137953d2008-05-29 10:40:17 +020014#include <pci.h>
15#include <command.h>
16#include <config.h>
17#include <asm/byteorder.h>
18#include <asm/io.h>
19#include <ide.h>
Pavel Herrmann9e9f6282012-09-27 23:18:04 +000020#include <sata.h>
Tor Krill137953d2008-05-29 10:40:17 +020021#include <libata.h>
22#include "sata_sil3114.h"
23
24/* Convert sectorsize to wordsize */
25#define ATA_SECTOR_WORDS (ATA_SECT_SIZE/2)
26
27/* Forwards */
28u8 sil3114_spin_up (int num);
29u8 sil3114_spin_down (int num);
30static int sata_bus_softreset (int num);
31static void sata_identify (int num, int dev);
32static u8 check_power_mode (int num);
33static void sata_port (struct sata_ioports *ioport);
34static void set_Feature_cmd (int num, int dev);
35static u8 sata_busy_wait (struct sata_ioports *ioaddr, int bits,
36 unsigned int max, u8 usealtstatus);
37static u8 sata_chk_status (struct sata_ioports *ioaddr, u8 usealtstatus);
38static void msleep (int count);
39
40static u32 iobase[6] = { 0, 0, 0, 0, 0, 0}; /* PCI BAR registers for device */
Tor Krill137953d2008-05-29 10:40:17 +020041
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042static struct sata_port port[CONFIG_SYS_SATA_MAX_DEVICE];
Tor Krill137953d2008-05-29 10:40:17 +020043
44static void output_data (struct sata_ioports *ioaddr, u16 * sect_buf, int words)
45{
46 while (words--) {
47 __raw_writew (*sect_buf++, (void *)ioaddr->data_addr);
48 }
49}
50
51static int input_data (struct sata_ioports *ioaddr, u16 * sect_buf, int words)
52{
53 while (words--) {
54 *sect_buf++ = __raw_readw ((void *)ioaddr->data_addr);
55 }
56 return 0;
57}
58
59static int sata_bus_softreset (int num)
60{
61 u8 status = 0;
62
63 port[num].dev_mask = 1;
64
65 port[num].ctl_reg = 0x08; /*Default value of control reg */
66 writeb (port[num].ctl_reg, port[num].ioaddr.ctl_addr);
Simon Glass0db4b942020-05-10 11:40:10 -060067 udelay(10);
Tor Krill137953d2008-05-29 10:40:17 +020068 writeb (port[num].ctl_reg | ATA_SRST, port[num].ioaddr.ctl_addr);
Simon Glass0db4b942020-05-10 11:40:10 -060069 udelay(10);
Tor Krill137953d2008-05-29 10:40:17 +020070 writeb (port[num].ctl_reg, port[num].ioaddr.ctl_addr);
71
72 /* spec mandates ">= 2ms" before checking status.
73 * We wait 150ms, because that was the magic delay used for
74 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
75 * between when the ATA command register is written, and then
76 * status is checked. Because waiting for "a while" before
77 * checking status is fine, post SRST, we perform this magic
78 * delay here as well.
79 */
80 msleep (150);
81 status = sata_busy_wait (&port[num].ioaddr, ATA_BUSY, 300, 0);
82 while ((status & ATA_BUSY)) {
83 msleep (100);
84 status = sata_busy_wait (&port[num].ioaddr, ATA_BUSY, 3, 0);
85 }
86
87 if (status & ATA_BUSY) {
Kim Phillips5f1486d2009-02-18 17:43:59 -060088 printf ("ata%u is slow to respond,plz be patient\n", num);
Tor Krill137953d2008-05-29 10:40:17 +020089 }
90
91 while ((status & ATA_BUSY)) {
92 msleep (100);
93 status = sata_chk_status (&port[num].ioaddr, 0);
94 }
95
96 if (status & ATA_BUSY) {
Kim Phillips5f1486d2009-02-18 17:43:59 -060097 printf ("ata%u failed to respond : ", num);
Tor Krill137953d2008-05-29 10:40:17 +020098 printf ("bus reset failed\n");
99 port[num].dev_mask = 0;
100 return 1;
101 }
102 return 0;
103}
104
105static void sata_identify (int num, int dev)
106{
107 u8 cmd = 0, status = 0, devno = num;
108 u16 iobuf[ATA_SECTOR_WORDS];
109 u64 n_sectors = 0;
110
111 memset (iobuf, 0, sizeof (iobuf));
112
113 if (!(port[num].dev_mask & 0x01)) {
114 printf ("dev%d is not present on port#%d\n", dev, num);
115 return;
116 }
117
118 debug ("port=%d dev=%d\n", num, dev);
119
120 status = 0;
121 cmd = ATA_CMD_ID_ATA; /*Device Identify Command */
122 writeb (cmd, port[num].ioaddr.command_addr);
123 readb (port[num].ioaddr.altstatus_addr);
Simon Glass0db4b942020-05-10 11:40:10 -0600124 udelay(10);
Tor Krill137953d2008-05-29 10:40:17 +0200125
126 status = sata_busy_wait (&port[num].ioaddr, ATA_BUSY, 1000, 0);
127 if (status & ATA_ERR) {
128 printf ("\ndevice not responding\n");
129 port[num].dev_mask &= ~0x01;
130 return;
131 }
132
133 input_data (&port[num].ioaddr, iobuf, ATA_SECTOR_WORDS);
134
135 ata_swap_buf_le16 (iobuf, ATA_SECTOR_WORDS);
136
137 debug ("Specific config: %x\n", iobuf[2]);
138
139 /* we require LBA and DMA support (bits 8 & 9 of word 49) */
140 if (!ata_id_has_dma (iobuf) || !ata_id_has_lba (iobuf)) {
141 debug ("ata%u: no dma/lba\n", num);
142 }
143#ifdef DEBUG
144 ata_dump_id (iobuf);
145#endif
146 n_sectors = ata_id_n_sectors (iobuf);
147
148 if (n_sectors == 0) {
149 port[num].dev_mask &= ~0x01;
150 return;
151 }
152 ata_id_c_string (iobuf, (unsigned char *)sata_dev_desc[devno].revision,
153 ATA_ID_FW_REV, sizeof (sata_dev_desc[devno].revision));
154 ata_id_c_string (iobuf, (unsigned char *)sata_dev_desc[devno].vendor,
155 ATA_ID_PROD, sizeof (sata_dev_desc[devno].vendor));
156 ata_id_c_string (iobuf, (unsigned char *)sata_dev_desc[devno].product,
157 ATA_ID_SERNO, sizeof (sata_dev_desc[devno].product));
158
159 /* TODO - atm we asume harddisk ie not removable */
160 sata_dev_desc[devno].removable = 0;
161
162 sata_dev_desc[devno].lba = (u32) n_sectors;
Marek Vasutad6db6a2011-10-21 14:17:23 +0000163 debug("lba=0x%lx\n", sata_dev_desc[devno].lba);
Tor Krill137953d2008-05-29 10:40:17 +0200164
165#ifdef CONFIG_LBA48
166 if (iobuf[83] & (1 << 10)) {
167 sata_dev_desc[devno].lba48 = 1;
168 } else {
169 sata_dev_desc[devno].lba48 = 0;
170 }
171#endif
172
173 /* assuming HD */
174 sata_dev_desc[devno].type = DEV_TYPE_HARDDISK;
175 sata_dev_desc[devno].blksz = ATA_SECT_SIZE;
176 sata_dev_desc[devno].lun = 0; /* just to fill something in... */
177}
178
179static void set_Feature_cmd (int num, int dev)
180{
181 u8 status = 0;
182
183 if (!(port[num].dev_mask & 0x01)) {
184 debug ("dev%d is not present on port#%d\n", dev, num);
185 return;
186 }
187
188 writeb (SETFEATURES_XFER, port[num].ioaddr.feature_addr);
189 writeb (XFER_PIO_4, port[num].ioaddr.nsect_addr);
190 writeb (0, port[num].ioaddr.lbal_addr);
191 writeb (0, port[num].ioaddr.lbam_addr);
192 writeb (0, port[num].ioaddr.lbah_addr);
193
194 writeb (ATA_DEVICE_OBS, port[num].ioaddr.device_addr);
195 writeb (ATA_CMD_SET_FEATURES, port[num].ioaddr.command_addr);
196
Simon Glass0db4b942020-05-10 11:40:10 -0600197 udelay(50);
Tor Krill137953d2008-05-29 10:40:17 +0200198 msleep (150);
199
200 status = sata_busy_wait (&port[num].ioaddr, ATA_BUSY, 5000, 0);
201 if ((status & (ATA_BUSY | ATA_ERR))) {
202 printf ("Error : status 0x%02x\n", status);
203 port[num].dev_mask &= ~0x01;
204 }
205}
206
207u8 sil3114_spin_down (int num)
208{
209 u8 status = 0;
210
211 debug ("Spin down disk\n");
212
213 if (!(port[num].dev_mask & 0x01)) {
214 debug ("Device ata%d is not present\n", num);
215 return 1;
216 }
217
218 if ((status = check_power_mode (num)) == 0x00) {
219 debug ("Already in standby\n");
220 return 0;
221 }
222
223 if (status == 0x01) {
224 printf ("Failed to check power mode on ata%d\n", num);
225 return 1;
226 }
227
228 if (!((status = sata_chk_status (&port[num].ioaddr, 0)) & ATA_DRDY)) {
229 printf ("Device ata%d not ready\n", num);
230 return 1;
231 }
232
233 writeb (0x00, port[num].ioaddr.feature_addr);
234
235 writeb (0x00, port[num].ioaddr.nsect_addr);
236 writeb (0x00, port[num].ioaddr.lbal_addr);
237 writeb (0x00, port[num].ioaddr.lbam_addr);
238 writeb (0x00, port[num].ioaddr.lbah_addr);
239
240 writeb (ATA_DEVICE_OBS, port[num].ioaddr.device_addr);
241 writeb (ATA_CMD_STANDBY, port[num].ioaddr.command_addr);
242
243 status = sata_busy_wait (&port[num].ioaddr, ATA_BUSY, 30000, 0);
244 if ((status & (ATA_BUSY | ATA_ERR))) {
245 printf ("Error waiting for disk spin down: status 0x%02x\n",
246 status);
247 port[num].dev_mask &= ~0x01;
248 return 1;
249 }
250 return 0;
251}
252
253u8 sil3114_spin_up (int num)
254{
255 u8 status = 0;
256
257 debug ("Spin up disk\n");
258
259 if (!(port[num].dev_mask & 0x01)) {
260 debug ("Device ata%d is not present\n", num);
261 return 1;
262 }
263
264 if ((status = check_power_mode (num)) != 0x00) {
265 if (status == 0x01) {
266 printf ("Failed to check power mode on ata%d\n", num);
267 return 1;
268 } else {
269 /* should be up and running already */
270 return 0;
271 }
272 }
273
274 if (!((status = sata_chk_status (&port[num].ioaddr, 0)) & ATA_DRDY)) {
275 printf ("Device ata%d not ready\n", num);
276 return 1;
277 }
278
279 debug ("Stautus of device check: %d\n", status);
280
281 writeb (0x00, port[num].ioaddr.feature_addr);
282
283 writeb (0x00, port[num].ioaddr.nsect_addr);
284 writeb (0x00, port[num].ioaddr.lbal_addr);
285 writeb (0x00, port[num].ioaddr.lbam_addr);
286 writeb (0x00, port[num].ioaddr.lbah_addr);
287
288 writeb (ATA_DEVICE_OBS, port[num].ioaddr.device_addr);
289 writeb (ATA_CMD_IDLE, port[num].ioaddr.command_addr);
290
291 status = sata_busy_wait (&port[num].ioaddr, ATA_BUSY, 30000, 0);
292 if ((status & (ATA_BUSY | ATA_ERR))) {
293 printf ("Error waiting for disk spin up: status 0x%02x\n",
294 status);
295 port[num].dev_mask &= ~0x01;
296 return 1;
297 }
298
299 /* Wait for disk to enter Active state */
300 do {
301 msleep (10);
302 status = check_power_mode (num);
303 } while ((status == 0x00) || (status == 0x80));
304
305 if (status == 0x01) {
306 printf ("Falied waiting for disk to spin up\n");
307 return 1;
308 }
309
310 return 0;
311}
312
313/* Return value is not the usual here
314 * 0x00 - Device stand by
315 * 0x01 - Operation failed
316 * 0x80 - Device idle
317 * 0xff - Device active
318*/
319static u8 check_power_mode (int num)
320{
321 u8 status = 0;
322 u8 res = 0;
323 if (!(port[num].dev_mask & 0x01)) {
324 debug ("Device ata%d is not present\n", num);
325 return 1;
326 }
327
328 if (!(sata_chk_status (&port[num].ioaddr, 0) & ATA_DRDY)) {
329 printf ("Device ata%d not ready\n", num);
330 return 1;
331 }
332
333 writeb (0, port[num].ioaddr.feature_addr);
334 writeb (0, port[num].ioaddr.nsect_addr);
335 writeb (0, port[num].ioaddr.lbal_addr);
336 writeb (0, port[num].ioaddr.lbam_addr);
337 writeb (0, port[num].ioaddr.lbah_addr);
338
339 writeb (ATA_DEVICE_OBS, port[num].ioaddr.device_addr);
340 writeb (ATA_CMD_CHK_POWER, port[num].ioaddr.command_addr);
341
342 status = sata_busy_wait (&port[num].ioaddr, ATA_BUSY, 5000, 0);
343 if ((status & (ATA_BUSY | ATA_ERR))) {
344 printf
345 ("Error waiting for check power mode complete : status 0x%02x\n",
346 status);
347 port[num].dev_mask &= ~0x01;
348 return 1;
349 }
350 res = readb (port[num].ioaddr.nsect_addr);
351 debug ("Check powermode: %d\n", res);
352 return res;
353
354}
355
356static void sata_port (struct sata_ioports *ioport)
357{
358 ioport->data_addr = ioport->cmd_addr + ATA_REG_DATA;
359 ioport->error_addr = ioport->cmd_addr + ATA_REG_ERR;
360 ioport->feature_addr = ioport->cmd_addr + ATA_REG_FEATURE;
361 ioport->nsect_addr = ioport->cmd_addr + ATA_REG_NSECT;
362 ioport->lbal_addr = ioport->cmd_addr + ATA_REG_LBAL;
363 ioport->lbam_addr = ioport->cmd_addr + ATA_REG_LBAM;
364 ioport->lbah_addr = ioport->cmd_addr + ATA_REG_LBAH;
365 ioport->device_addr = ioport->cmd_addr + ATA_REG_DEVICE;
366 ioport->status_addr = ioport->cmd_addr + ATA_REG_STATUS;
367 ioport->command_addr = ioport->cmd_addr + ATA_REG_CMD;
368}
369
370static u8 wait_for_irq (int num, unsigned int max)
371{
372
373 u32 port = iobase[5];
374 switch (num) {
375 case 0:
376 port += VND_TF_CNST_CH0;
377 break;
378 case 1:
379 port += VND_TF_CNST_CH1;
380 break;
381 case 2:
382 port += VND_TF_CNST_CH2;
383 break;
384 case 3:
385 port += VND_TF_CNST_CH3;
386 break;
387 default:
388 return 1;
389 }
390
391 do {
392 if (readl (port) & VND_TF_CNST_INTST) {
393 break;
394 }
Simon Glass0db4b942020-05-10 11:40:10 -0600395 udelay(1000);
Tor Krill137953d2008-05-29 10:40:17 +0200396 max--;
397 } while ((max > 0));
398
399 return (max == 0);
400}
401
402static u8 sata_busy_wait (struct sata_ioports *ioaddr, int bits,
403 unsigned int max, u8 usealtstatus)
404{
405 u8 status;
406
407 do {
408 if (!((status = sata_chk_status (ioaddr, usealtstatus)) & bits)) {
409 break;
410 }
Simon Glass0db4b942020-05-10 11:40:10 -0600411 udelay(1000);
Tor Krill137953d2008-05-29 10:40:17 +0200412 max--;
413 } while ((status & bits) && (max > 0));
414
415 return status;
416}
417
418static u8 sata_chk_status (struct sata_ioports *ioaddr, u8 usealtstatus)
419{
420 if (!usealtstatus) {
421 return readb (ioaddr->status_addr);
422 } else {
423 return readb (ioaddr->altstatus_addr);
424 }
425}
426
427static void msleep (int count)
428{
429 int i;
430
431 for (i = 0; i < count; i++)
Simon Glass0db4b942020-05-10 11:40:10 -0600432 udelay(1000);
Tor Krill137953d2008-05-29 10:40:17 +0200433}
434
435/* Read up to 255 sectors
436 *
437 * Returns sectors read
438*/
439static u8 do_one_read (int device, ulong block, u8 blkcnt, u16 * buff,
440 uchar lba48)
441{
442
443 u8 sr = 0;
444 u8 status;
445 u64 blknr = (u64) block;
446
447 if (!(sata_chk_status (&port[device].ioaddr, 0) & ATA_DRDY)) {
448 printf ("Device ata%d not ready\n", device);
449 return 0;
450 }
451
452 /* Set up transfer */
453#ifdef CONFIG_LBA48
454 if (lba48) {
455 /* write high bits */
456 writeb (0, port[device].ioaddr.nsect_addr);
457 writeb ((blknr >> 24) & 0xFF, port[device].ioaddr.lbal_addr);
458 writeb ((blknr >> 32) & 0xFF, port[device].ioaddr.lbam_addr);
459 writeb ((blknr >> 40) & 0xFF, port[device].ioaddr.lbah_addr);
460 }
461#endif
462 writeb (blkcnt, port[device].ioaddr.nsect_addr);
463 writeb (((blknr) >> 0) & 0xFF, port[device].ioaddr.lbal_addr);
464 writeb ((blknr >> 8) & 0xFF, port[device].ioaddr.lbam_addr);
465 writeb ((blknr >> 16) & 0xFF, port[device].ioaddr.lbah_addr);
466
467#ifdef CONFIG_LBA48
468 if (lba48) {
469 writeb (ATA_LBA, port[device].ioaddr.device_addr);
470 writeb (ATA_CMD_PIO_READ_EXT, port[device].ioaddr.command_addr);
471 } else
472#endif
473 {
474 writeb (ATA_LBA | ((blknr >> 24) & 0xF),
475 port[device].ioaddr.device_addr);
476 writeb (ATA_CMD_PIO_READ, port[device].ioaddr.command_addr);
477 }
478
479 status = sata_busy_wait (&port[device].ioaddr, ATA_BUSY, 10000, 1);
480
481 if (status & ATA_BUSY) {
482 u8 err = 0;
483
484 printf ("Device %d not responding status %d\n", device, status);
485 err = readb (port[device].ioaddr.error_addr);
486 printf ("Error reg = 0x%x\n", err);
487
488 return (sr);
489 }
490 while (blkcnt--) {
491
492 if (wait_for_irq (device, 500)) {
493 printf ("ata%u irq failed\n", device);
494 return sr;
495 }
496
497 status = sata_chk_status (&port[device].ioaddr, 0);
498 if (status & ATA_ERR) {
499 printf ("ata%u error %d\n", device,
500 readb (port[device].ioaddr.error_addr));
501 return sr;
502 }
503 /* Read one sector */
504 input_data (&port[device].ioaddr, buff, ATA_SECTOR_WORDS);
505 buff += ATA_SECTOR_WORDS;
506 sr++;
507
508 }
509 return sr;
510}
511
512ulong sata_read (int device, ulong block, lbaint_t blkcnt, void *buff)
513{
514 ulong n = 0, sread;
515 u16 *buffer = (u16 *) buff;
516 u8 status = 0;
517 u64 blknr = (u64) block;
518 unsigned char lba48 = 0;
519
520#ifdef CONFIG_LBA48
521 if (blknr > 0xfffffff) {
522 if (!sata_dev_desc[device].lba48) {
523 printf ("Drive doesn't support 48-bit addressing\n");
524 return 0;
525 }
526 /* more than 28 bits used, use 48bit mode */
527 lba48 = 1;
528 }
529#endif
530
531 while (blkcnt > 0) {
532
533 if (blkcnt > 255) {
534 sread = 255;
535 } else {
536 sread = blkcnt;
537 }
538
539 status = do_one_read (device, blknr, sread, buffer, lba48);
540 if (status != sread) {
541 printf ("Read failed\n");
542 return n;
543 }
544
545 blkcnt -= sread;
546 blknr += sread;
547 n += sread;
548 buffer += sread * ATA_SECTOR_WORDS;
549 }
550 return n;
551}
552
553ulong sata_write (int device, ulong block, lbaint_t blkcnt, const void *buff)
554{
555 ulong n = 0;
556 u16 *buffer = (u16 *) buff;
557 unsigned char status = 0, num = 0;
558 u64 blknr = (u64) block;
559#ifdef CONFIG_LBA48
560 unsigned char lba48 = 0;
561
562 if (blknr > 0xfffffff) {
563 if (!sata_dev_desc[device].lba48) {
564 printf ("Drive doesn't support 48-bit addressing\n");
565 return 0;
566 }
567 /* more than 28 bits used, use 48bit mode */
568 lba48 = 1;
569 }
570#endif
571 /*Port Number */
572 num = device;
573
574 while (blkcnt-- > 0) {
575 status = sata_busy_wait (&port[num].ioaddr, ATA_BUSY, 500, 0);
576 if (status & ATA_BUSY) {
577 printf ("ata%u failed to respond\n", port[num].port_no);
578 return n;
579 }
580#ifdef CONFIG_LBA48
581 if (lba48) {
582 /* write high bits */
583 writeb (0, port[num].ioaddr.nsect_addr);
584 writeb ((blknr >> 24) & 0xFF,
585 port[num].ioaddr.lbal_addr);
586 writeb ((blknr >> 32) & 0xFF,
587 port[num].ioaddr.lbam_addr);
588 writeb ((blknr >> 40) & 0xFF,
589 port[num].ioaddr.lbah_addr);
590 }
591#endif
592 writeb (1, port[num].ioaddr.nsect_addr);
593 writeb ((blknr >> 0) & 0xFF, port[num].ioaddr.lbal_addr);
594 writeb ((blknr >> 8) & 0xFF, port[num].ioaddr.lbam_addr);
595 writeb ((blknr >> 16) & 0xFF, port[num].ioaddr.lbah_addr);
596#ifdef CONFIG_LBA48
597 if (lba48) {
598 writeb (ATA_LBA, port[num].ioaddr.device_addr);
599 writeb (ATA_CMD_PIO_WRITE_EXT, port[num].ioaddr.command_addr);
600 } else
601#endif
602 {
603 writeb (ATA_LBA | ((blknr >> 24) & 0xF),
604 port[num].ioaddr.device_addr);
605 writeb (ATA_CMD_PIO_WRITE, port[num].ioaddr.command_addr);
606 }
607
608 msleep (50);
609 /*may take up to 4 sec */
610 status = sata_busy_wait (&port[num].ioaddr, ATA_BUSY, 4000, 0);
611 if ((status & (ATA_DRQ | ATA_BUSY | ATA_ERR)) != ATA_DRQ) {
612 printf ("Error no DRQ dev %d blk %ld: sts 0x%02x\n",
613 device, (ulong) blknr, status);
614 return (n);
615 }
616
617 output_data (&port[num].ioaddr, buffer, ATA_SECTOR_WORDS);
618 readb (port[num].ioaddr.altstatus_addr);
Simon Glass0db4b942020-05-10 11:40:10 -0600619 udelay(50);
Tor Krill137953d2008-05-29 10:40:17 +0200620
621 ++n;
622 ++blknr;
623 buffer += ATA_SECTOR_WORDS;
624 }
625 return n;
626}
627
628/* Driver implementation */
629static u8 sil_get_device_cache_line (pci_dev_t pdev)
630{
631 u8 cache_line = 0;
632 pci_read_config_byte (pdev, PCI_CACHE_LINE_SIZE, &cache_line);
633 return cache_line;
634}
635
636int init_sata (int dev)
637{
638 static u8 init_done = 0;
639 static int res = 1;
640 pci_dev_t devno;
641 u8 cls = 0;
642 u16 cmd = 0;
643 u32 sconf = 0;
644
645 if (init_done) {
646 return res;
647 }
648
649 init_done = 1;
650
651 if ((devno = pci_find_device (SIL_VEND_ID, SIL3114_DEVICE_ID, 0)) == -1) {
652 res = 1;
653 return res;
654 }
655
656 /* Read out all BARs, even though we only use MMIO from BAR5 */
657 pci_read_config_dword (devno, PCI_BASE_ADDRESS_0, &iobase[0]);
658 pci_read_config_dword (devno, PCI_BASE_ADDRESS_1, &iobase[1]);
659 pci_read_config_dword (devno, PCI_BASE_ADDRESS_2, &iobase[2]);
660 pci_read_config_dword (devno, PCI_BASE_ADDRESS_3, &iobase[3]);
661 pci_read_config_dword (devno, PCI_BASE_ADDRESS_4, &iobase[4]);
662 pci_read_config_dword (devno, PCI_BASE_ADDRESS_5, &iobase[5]);
663
664 if ((iobase[0] == 0xFFFFFFFF) || (iobase[1] == 0xFFFFFFFF) ||
665 (iobase[2] == 0xFFFFFFFF) || (iobase[3] == 0xFFFFFFFF) ||
666 (iobase[4] == 0xFFFFFFFF) || (iobase[5] == 0xFFFFFFFF)) {
667 printf ("Error no base addr for SATA controller\n");
668 res = 1;
669 return res;
670 }
671
672 /* mask off unused bits */
673 iobase[0] &= 0xfffffffc;
674 iobase[1] &= 0xfffffff8;
675 iobase[2] &= 0xfffffffc;
676 iobase[3] &= 0xfffffff8;
677 iobase[4] &= 0xfffffff0;
678 iobase[5] &= 0xfffffc00;
679
680 /* from sata_sil in Linux kernel */
681 cls = sil_get_device_cache_line (devno);
682 if (cls) {
683 cls >>= 3;
684 cls++; /* cls = (line_size/8)+1 */
685 writel (cls << 8 | cls, iobase[5] + VND_FIFOCFG_CH0);
686 writel (cls << 8 | cls, iobase[5] + VND_FIFOCFG_CH1);
687 writel (cls << 8 | cls, iobase[5] + VND_FIFOCFG_CH2);
688 writel (cls << 8 | cls, iobase[5] + VND_FIFOCFG_CH3);
689 } else {
690 printf ("Cache line not set. Driver may not function\n");
691 }
692
693 /* Enable operation */
694 pci_read_config_word (devno, PCI_COMMAND, &cmd);
695 cmd |= PCI_COMMAND_MASTER | PCI_COMMAND_IO | PCI_COMMAND_MEMORY;
696 pci_write_config_word (devno, PCI_COMMAND, cmd);
697
698 /* Disable interrupt usage */
699 pci_read_config_dword (devno, VND_SYSCONFSTAT, &sconf);
700 sconf |= (VND_SYSCONFSTAT_CHN_0_INTBLOCK | VND_SYSCONFSTAT_CHN_1_INTBLOCK);
701 pci_write_config_dword (devno, VND_SYSCONFSTAT, sconf);
702
703 res = 0;
704 return res;
705}
706
Nikita Kiryanovb9666d62014-11-21 12:47:23 +0200707int reset_sata(int dev)
708{
709 return 0;
710}
711
Tor Krill137953d2008-05-29 10:40:17 +0200712/* Check if device is connected to port */
713int sata_bus_probe (int portno)
714{
715 u32 port = iobase[5];
716 u32 val;
717 switch (portno) {
718 case 0:
719 port += VND_SSTATUS_CH0;
720 break;
721 case 1:
722 port += VND_SSTATUS_CH1;
723 break;
724 case 2:
725 port += VND_SSTATUS_CH2;
726 break;
727 case 3:
728 port += VND_SSTATUS_CH3;
729 break;
730 default:
731 return 0;
732 }
733 val = readl (port);
734 if ((val & SATA_DET_PRES) == SATA_DET_PRES) {
735 return 1;
736 } else {
737 return 0;
738 }
739}
740
741int sata_phy_reset (int portno)
742{
743 u32 port = iobase[5];
744 u32 val;
745 switch (portno) {
746 case 0:
747 port += VND_SCONTROL_CH0;
748 break;
749 case 1:
750 port += VND_SCONTROL_CH1;
751 break;
752 case 2:
753 port += VND_SCONTROL_CH2;
754 break;
755 case 3:
756 port += VND_SCONTROL_CH3;
757 break;
758 default:
759 return 0;
760 }
761 val = readl (port);
762 writel (val | SATA_SC_DET_RST, port);
763 msleep (150);
764 writel (val & ~SATA_SC_DET_RST, port);
765 return 0;
766}
767
768int scan_sata (int dev)
769{
770 /* A bit brain dead, but the code has a legacy */
771 switch (dev) {
772 case 0:
773 port[0].port_no = 0;
774 port[0].ioaddr.cmd_addr = iobase[5] + VND_TF0_CH0;
775 port[0].ioaddr.altstatus_addr = port[0].ioaddr.ctl_addr =
776 (iobase[5] + VND_TF2_CH0) | ATA_PCI_CTL_OFS;
777 port[0].ioaddr.bmdma_addr = iobase[5] + VND_BMDMA_CH0;
778 break;
Kumar Galac17061c2011-11-09 06:21:10 +0000779#if (CONFIG_SYS_SATA_MAX_DEVICE >= 1)
Tor Krill137953d2008-05-29 10:40:17 +0200780 case 1:
781 port[1].port_no = 0;
782 port[1].ioaddr.cmd_addr = iobase[5] + VND_TF0_CH1;
783 port[1].ioaddr.altstatus_addr = port[1].ioaddr.ctl_addr =
784 (iobase[5] + VND_TF2_CH1) | ATA_PCI_CTL_OFS;
785 port[1].ioaddr.bmdma_addr = iobase[5] + VND_BMDMA_CH1;
786 break;
Kumar Galac17061c2011-11-09 06:21:10 +0000787#elif (CONFIG_SYS_SATA_MAX_DEVICE >= 2)
Tor Krill137953d2008-05-29 10:40:17 +0200788 case 2:
789 port[2].port_no = 0;
790 port[2].ioaddr.cmd_addr = iobase[5] + VND_TF0_CH2;
791 port[2].ioaddr.altstatus_addr = port[2].ioaddr.ctl_addr =
792 (iobase[5] + VND_TF2_CH2) | ATA_PCI_CTL_OFS;
793 port[2].ioaddr.bmdma_addr = iobase[5] + VND_BMDMA_CH2;
794 break;
Kumar Galac17061c2011-11-09 06:21:10 +0000795#elif (CONFIG_SYS_SATA_MAX_DEVICE >= 3)
Tor Krill137953d2008-05-29 10:40:17 +0200796 case 3:
797 port[3].port_no = 0;
798 port[3].ioaddr.cmd_addr = iobase[5] + VND_TF0_CH3;
799 port[3].ioaddr.altstatus_addr = port[3].ioaddr.ctl_addr =
800 (iobase[5] + VND_TF2_CH3) | ATA_PCI_CTL_OFS;
801 port[3].ioaddr.bmdma_addr = iobase[5] + VND_BMDMA_CH3;
802 break;
Kumar Galac17061c2011-11-09 06:21:10 +0000803#endif
Tor Krill137953d2008-05-29 10:40:17 +0200804 default:
805 printf ("Tried to scan unknown port: ata%d\n", dev);
806 return 1;
807 }
808
809 /* Initialize other registers */
810 sata_port (&port[dev].ioaddr);
811
812 /* Check for attached device */
813 if (!sata_bus_probe (dev)) {
814 port[dev].port_state = 0;
815 debug ("SATA#%d port is not present\n", dev);
816 } else {
817 debug ("SATA#%d port is present\n", dev);
818 if (sata_bus_softreset (dev)) {
819 /* soft reset failed, try a hard one */
820 sata_phy_reset (dev);
821 if (sata_bus_softreset (dev)) {
822 port[dev].port_state = 0;
823 } else {
824 port[dev].port_state = 1;
825 }
826 } else {
827 port[dev].port_state = 1;
828 }
829 }
830 if (port[dev].port_state == 1) {
831 /* Probe device and set xfer mode */
832 sata_identify (dev, 0);
833 set_Feature_cmd (dev, 0);
834 }
835
836 return 0;
837}