blob: 22517b9c546098f6543de30d262932eb4acfef68 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Lucas Stach85990a92012-10-07 11:36:06 +00002/*
3 * Copyright (C) 2012 Lucas Stach
Lucas Stach85990a92012-10-07 11:36:06 +00004 */
5
6#include <common.h>
Simon Glass97589732020-05-10 11:40:02 -06007#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -06008#include <log.h>
Lucas Stach85990a92012-10-07 11:36:06 +00009#include <asm/arch/clock.h>
10#include <asm/arch/funcmux.h>
11#include <asm/arch/pinmux.h>
Marcel Ziswilerdd899d02015-08-06 00:47:00 +020012#include <asm/arch-tegra/ap.h>
Lucas Stach85990a92012-10-07 11:36:06 +000013#include <asm/arch-tegra/board.h>
Marcel Ziswilerdd899d02015-08-06 00:47:00 +020014#include <asm/arch-tegra/tegra.h>
Marcel Ziswileraf722622015-03-26 01:31:53 +010015#include <asm/gpio.h>
Marcel Ziswilerdd899d02015-08-06 00:47:00 +020016#include <asm/io.h>
Marcel Ziswilerf0c3fb72015-08-06 00:47:04 +020017#include <i2c.h>
Marcel Ziswilerd92dee52016-11-16 17:49:23 +010018#include <nand.h>
Stefan Agner98ffd0f2016-11-30 13:41:53 -080019#include "../common/tdx-common.h"
Marcel Ziswilerd92dee52016-11-16 17:49:23 +010020
21DECLARE_GLOBAL_DATA_PTR;
Marcel Ziswilerf0c3fb72015-08-06 00:47:04 +020022
23#define PMU_I2C_ADDRESS 0x34
24#define MAX_I2C_RETRY 3
25#define PMU_SUPPLYENE 0x14
26#define PMU_SUPPLYENE_SYSINEN (1<<5)
27#define PMU_SUPPLYENE_EXITSLREQ (1<<1)
Marcel Ziswilerdd899d02015-08-06 00:47:00 +020028
29int arch_misc_init(void)
30{
Marcel Ziswilerf0c3fb72015-08-06 00:47:04 +020031 /* Disable PMIC sleep mode on low supply voltage */
32 struct udevice *dev;
33 u8 addr, data[1];
34 int err;
35
36 err = i2c_get_chip_for_busnum(0, PMU_I2C_ADDRESS, 1, &dev);
37 if (err) {
38 debug("%s: Cannot find PMIC I2C chip\n", __func__);
39 return err;
40 }
41
42 addr = PMU_SUPPLYENE;
43
44 err = dm_i2c_read(dev, addr, data, 1);
45 if (err) {
46 debug("failed to get PMU_SUPPLYENE\n");
47 return err;
48 }
49
50 data[0] &= ~PMU_SUPPLYENE_SYSINEN;
51 data[0] |= PMU_SUPPLYENE_EXITSLREQ;
52
53 err = dm_i2c_write(dev, addr, data, 1);
54 if (err) {
55 debug("failed to set PMU_SUPPLYENE\n");
56 return err;
57 }
58
Marcel Ziswiler653bc792015-08-06 00:47:11 +020059 /* make sure SODIMM pin 87 nRESET_OUT is released properly */
60 pinmux_set_func(PMUX_PINGRP_ATA, PMUX_FUNC_GMI);
61
Marcel Ziswilerdd899d02015-08-06 00:47:00 +020062 if (readl(NV_PA_BASE_SRAM + NVBOOTINFOTABLE_BOOTTYPE) ==
63 NVBOOTTYPE_RECOVERY)
64 printf("USB recovery mode\n");
65
66 return 0;
67}
Lucas Stach85990a92012-10-07 11:36:06 +000068
Marcel Ziswilerd92dee52016-11-16 17:49:23 +010069int checkboard(void)
70{
71 printf("Model: Toradex Colibri T20 %dMB V%s\n",
72 (gd->ram_size == 0x10000000) ? 256 : 512,
Grygorii Strashkobb314622017-06-26 19:13:06 -050073 (get_nand_dev_by_index(0)->erasesize >> 10 == 512) ?
Marcel Ziswilerd92dee52016-11-16 17:49:23 +010074 ((gd->ram_size == 0x10000000) ? "1.1B" : "1.1C") : "1.2A");
75
76 return 0;
77}
78
Stefan Agner98ffd0f2016-11-30 13:41:53 -080079#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
80int ft_board_setup(void *blob, bd_t *bd)
81{
82 return ft_common_board_setup(blob, bd);
83}
84#endif
85
Masahiro Yamadab2c88682017-01-10 13:32:07 +090086#ifdef CONFIG_MMC_SDHCI_TEGRA
Tom Warren9745cf82013-02-21 12:31:30 +000087/*
88 * Routine: pin_mux_mmc
89 * Description: setup the pin muxes/tristate values for the SDMMC(s)
90 */
91void pin_mux_mmc(void)
Lucas Stach85990a92012-10-07 11:36:06 +000092{
93 funcmux_select(PERIPH_ID_SDMMC4, FUNCMUX_SDMMC4_ATB_GMA_4_BIT);
Stephen Warrenf27f4e82014-03-21 12:28:58 -060094 pinmux_tristate_disable(PMUX_PINGRP_GMB);
Lucas Stach85990a92012-10-07 11:36:06 +000095}
96#endif
Marcel Ziswileraf722622015-03-26 01:31:53 +010097
98#ifdef CONFIG_TEGRA_NAND
99void pin_mux_nand(void)
100{
101 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_NDFLASH_KBC_8_BIT);
Marcel Ziswilerbdddbab2015-03-27 01:31:45 +0100102
103 /*
104 * configure pingroup ATC to something unrelated to
105 * avoid ATC overriding KBC
106 */
107 pinmux_set_func(PMUX_PINGRP_ATC, PMUX_FUNC_GMI);
Marcel Ziswileraf722622015-03-26 01:31:53 +0100108}
109#endif
110
111#ifdef CONFIG_USB_EHCI_TEGRA
112void pin_mux_usb(void)
113{
114 /* module internal USB bus to connect ethernet chipset */
115 funcmux_select(PERIPH_ID_USB2, FUNCMUX_USB2_ULPI);
116
117 /* ULPI reference clock output */
118 pinmux_set_func(PMUX_PINGRP_CDEV2, PMUX_FUNC_PLLP_OUT4);
119 pinmux_tristate_disable(PMUX_PINGRP_CDEV2);
120
121 /* PHY reset GPIO */
122 pinmux_tristate_disable(PMUX_PINGRP_UAC);
123
124 /* VBus GPIO */
125 pinmux_tristate_disable(PMUX_PINGRP_DTE);
126
Marcel Ziswilerc33dd262015-03-26 02:17:07 +0100127 /* Reset ASIX using LAN_RESET */
Stephen Warren7f20bb22016-05-12 12:07:39 -0600128 gpio_request(TEGRA_GPIO(V, 4), "LAN_RESET");
129 gpio_direction_output(TEGRA_GPIO(V, 4), 0);
Marcel Ziswilerc33dd262015-03-26 02:17:07 +0100130 pinmux_tristate_disable(PMUX_PINGRP_GPV);
131 udelay(5);
Stephen Warren7f20bb22016-05-12 12:07:39 -0600132 gpio_set_value(TEGRA_GPIO(V, 4), 1);
Marcel Ziswilerc33dd262015-03-26 02:17:07 +0100133
134 /* USBH_PEN: USB 1 aka Tegra USB port 3 VBus */
Marcel Ziswileraf722622015-03-26 01:31:53 +0100135 pinmux_tristate_disable(PMUX_PINGRP_SPIG);
136}
137#endif
Marcel Ziswilercbd2b512015-08-06 00:47:02 +0200138
Simon Glass89c03462016-01-30 16:37:51 -0700139#ifdef CONFIG_VIDEO_TEGRA20
Marcel Ziswilercbd2b512015-08-06 00:47:02 +0200140/*
141 * Routine: pin_mux_display
142 * Description: setup the pin muxes/tristate values for the LCD interface)
143 */
144void pin_mux_display(void)
145{
146 /*
147 * Manually untristate BL_ON (PT4 - SODIMM 71) as specified through
148 * device-tree
149 */
150 pinmux_tristate_disable(PMUX_PINGRP_DTA);
151
152 pinmux_set_func(PMUX_PINGRP_SDC, PMUX_FUNC_PWM);
153 pinmux_tristate_disable(PMUX_PINGRP_SDC);
154}
Gerard Salvatella108d7392018-11-19 15:54:10 +0100155
156/*
157 * Backlight off before OS handover
158 */
159void board_preboot_os(void)
160{
161 gpio_request(TEGRA_GPIO(T, 4), "BL_ON");
162 gpio_direction_output(TEGRA_GPIO(T, 4), 0);
163}
Marcel Ziswilercbd2b512015-08-06 00:47:02 +0200164#endif