blob: 57c4e153baca60d7fe4cae76cb4834461b57ebfd [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08002/*
Kumar Gala6a6d9482009-07-28 21:49:52 -05003 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08004 * Author: Jason Jin<Jason.jin@freescale.com>
5 * Zhang Wei<wei.zhang@freescale.com>
6 *
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08007 * with the reference on libata and ahci drvier in kernel
Simon Glass84fac542017-06-14 21:28:37 -06008 *
9 * This driver provides a SCSI interface to SATA.
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080010 */
11#include <common.h>
Simon Glass655306c2020-05-10 11:39:58 -060012#include <blk.h>
Simon Glass63334482019-11-14 12:57:39 -070013#include <cpu_func.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060015#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060016#include <linux/delay.h>
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080017
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080018#include <command.h>
Simon Glass6f9135b2015-11-29 13:18:06 -070019#include <dm.h>
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080020#include <pci.h>
21#include <asm/processor.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090022#include <linux/errno.h>
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080023#include <asm/io.h>
24#include <malloc.h>
Simon Glass2dd337a2015-09-02 17:24:58 -060025#include <memalign.h>
Simon Glassc6b44302017-06-14 21:28:46 -060026#include <pci.h>
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080027#include <scsi.h>
Rob Herring83f66482013-08-24 10:10:54 -050028#include <libata.h>
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080029#include <linux/ctype.h>
30#include <ahci.h>
Simon Glassc6b44302017-06-14 21:28:46 -060031#include <dm/device-internal.h>
32#include <dm/lists.h>
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080033
Simon Glasse0c419b2017-06-14 21:28:34 -060034static int ata_io_flush(struct ahci_uc_priv *uc_priv, u8 port);
Marc Jones49ec4b12012-10-29 05:24:02 +000035
Simon Glass11b2b622017-06-14 21:28:40 -060036#ifndef CONFIG_DM_SCSI
Simon Glass5ce59672017-06-14 21:28:32 -060037struct ahci_uc_priv *probe_ent = NULL;
Simon Glass11b2b622017-06-14 21:28:40 -060038#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080039
Jon Loeligerc0b0cda2006-08-23 11:04:43 -050040#define writel_with_flush(a,b) do { writel(a,b); readl(b); } while (0)
41
Vadim Bendebury700f85c2012-10-29 05:23:44 +000042/*
Hung-Te Lin0f10bd42012-10-29 05:23:53 +000043 * Some controllers limit number of blocks they can read/write at once.
44 * Contemporary SSD devices work much faster if the read/write size is aligned
45 * to a power of 2. Let's set default to 128 and allowing to be overwritten if
46 * needed.
Vadim Bendebury700f85c2012-10-29 05:23:44 +000047 */
Hung-Te Lin0f10bd42012-10-29 05:23:53 +000048#ifndef MAX_SATA_BLOCKS_READ_WRITE
49#define MAX_SATA_BLOCKS_READ_WRITE 0x80
Vadim Bendebury700f85c2012-10-29 05:23:44 +000050#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080051
Walter Murphyefd49b42012-10-29 05:24:00 +000052/* Maximum timeouts for each event */
Rob Herring249b9372013-08-24 10:10:53 -050053#define WAIT_MS_SPINUP 20000
Mark Langsdorf2cc6e1b2015-06-05 00:58:46 +010054#define WAIT_MS_DATAIO 10000
Marc Jones49ec4b12012-10-29 05:24:02 +000055#define WAIT_MS_FLUSH 5000
Ian Campbell368989b2014-07-18 20:38:39 +010056#define WAIT_MS_LINKUP 200
Walter Murphyefd49b42012-10-29 05:24:00 +000057
Roman Kaplda326dd2019-10-14 11:21:09 +020058#define AHCI_CAP_S64A BIT(31)
59
Stefan Roesed99a30e2016-08-31 10:02:15 +020060__weak void __iomem *ahci_port_base(void __iomem *base, u32 port)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080061{
62 return base + 0x100 + (port * 0x80);
63}
64
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080065#define msleep(a) udelay(a * 1000)
Jon Loeligerc0b0cda2006-08-23 11:04:43 -050066
Tang Yuantian3f262d02015-07-09 14:37:30 +080067static void ahci_dcache_flush_range(unsigned long begin, unsigned long len)
Taylor Hutt33e4c2f2012-10-29 05:23:59 +000068{
69 const unsigned long start = begin;
70 const unsigned long end = start + len;
71
72 debug("%s: flush dcache: [%#lx, %#lx)\n", __func__, start, end);
73 flush_dcache_range(start, end);
74}
75
76/*
77 * SATA controller DMAs to physical RAM. Ensure data from the
78 * controller is invalidated from dcache; next access comes from
79 * physical RAM.
80 */
Tang Yuantian3f262d02015-07-09 14:37:30 +080081static void ahci_dcache_invalidate_range(unsigned long begin, unsigned long len)
Taylor Hutt33e4c2f2012-10-29 05:23:59 +000082{
83 const unsigned long start = begin;
84 const unsigned long end = start + len;
85
86 debug("%s: invalidate dcache: [%#lx, %#lx)\n", __func__, start, end);
87 invalidate_dcache_range(start, end);
88}
89
90/*
91 * Ensure data for SATA controller is flushed out of dcache and
92 * written to physical memory.
93 */
94static void ahci_dcache_flush_sata_cmd(struct ahci_ioports *pp)
95{
96 ahci_dcache_flush_range((unsigned long)pp->cmd_slot,
97 AHCI_PORT_PRIV_DMA_SZ);
98}
99
Tang Yuantian3f262d02015-07-09 14:37:30 +0800100static int waiting_for_cmd_completed(void __iomem *offset,
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500101 int timeout_msec,
102 u32 sign)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800103{
104 int i;
105 u32 status;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500106
107 for (i = 0; ((status = readl(offset)) & sign) && i < timeout_msec; i++)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800108 msleep(1);
109
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500110 return (i < timeout_msec) ? 0 : -1;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800111}
112
Simon Glasscb875242017-06-14 21:28:33 -0600113int __weak ahci_link_up(struct ahci_uc_priv *uc_priv, u8 port)
Rob Herringaaec0982013-08-24 10:10:51 -0500114{
115 u32 tmp;
116 int j = 0;
Simon Glasscb875242017-06-14 21:28:33 -0600117 void __iomem *port_mmio = uc_priv->port[port].port_mmio;
Rob Herringaaec0982013-08-24 10:10:51 -0500118
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +0200119 /*
Rob Herringaaec0982013-08-24 10:10:51 -0500120 * Bring up SATA link.
121 * SATA link bringup time is usually less than 1 ms; only very
122 * rarely has it taken between 1-2 ms. Never seen it above 2 ms.
123 */
124 while (j < WAIT_MS_LINKUP) {
125 tmp = readl(port_mmio + PORT_SCR_STAT);
126 tmp &= PORT_SCR_STAT_DET_MASK;
127 if (tmp == PORT_SCR_STAT_DET_PHYRDY)
128 return 0;
129 udelay(1000);
130 j++;
131 }
132 return 1;
133}
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800134
Ian Campbella2ebf922014-07-18 20:38:41 +0100135#ifdef CONFIG_SUNXI_AHCI
136/* The sunxi AHCI controller requires this undocumented setup */
Tang Yuantian3f262d02015-07-09 14:37:30 +0800137static void sunxi_dma_init(void __iomem *port_mmio)
Ian Campbella2ebf922014-07-18 20:38:41 +0100138{
139 clrsetbits_le32(port_mmio + PORT_P0DMACR, 0x0000ff00, 0x00004400);
140}
141#endif
142
Scott Wood16519a32015-04-17 09:19:01 -0500143int ahci_reset(void __iomem *base)
Dmitry Lifshitzcff59a72014-12-15 16:02:55 +0200144{
145 int i = 1000;
Scott Wood16519a32015-04-17 09:19:01 -0500146 u32 __iomem *host_ctl_reg = base + HOST_CTL;
Dmitry Lifshitzcff59a72014-12-15 16:02:55 +0200147 u32 tmp = readl(host_ctl_reg); /* global controller reset */
148
149 if ((tmp & HOST_RESET) == 0)
150 writel_with_flush(tmp | HOST_RESET, host_ctl_reg);
151
152 /*
153 * reset must complete within 1 second, or
154 * the hardware should be considered fried.
155 */
156 do {
157 udelay(1000);
158 tmp = readl(host_ctl_reg);
159 i--;
160 } while ((i > 0) && (tmp & HOST_RESET));
161
162 if (i == 0) {
163 printf("controller reset failed (0x%x)\n", tmp);
164 return -1;
165 }
166
167 return 0;
168}
169
Simon Glasse0c419b2017-06-14 21:28:34 -0600170static int ahci_host_init(struct ahci_uc_priv *uc_priv)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800171{
Michal Simekc886f352016-09-08 15:06:45 +0200172#if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI)
Simon Glass6f9135b2015-11-29 13:18:06 -0700173# ifdef CONFIG_DM_PCI
Simon Glasse0c419b2017-06-14 21:28:34 -0600174 struct udevice *dev = uc_priv->dev;
Simon Glassb75b15b2020-12-03 16:55:23 -0700175 struct pci_child_plat *pplat = dev_get_parent_plat(dev);
Simon Glass6f9135b2015-11-29 13:18:06 -0700176# else
Simon Glasse0c419b2017-06-14 21:28:34 -0600177 pci_dev_t pdev = uc_priv->dev;
Rob Herringc2829ff2011-07-06 16:13:36 +0000178 unsigned short vendor;
Simon Glass6f9135b2015-11-29 13:18:06 -0700179# endif
180 u16 tmp16;
Rob Herringc2829ff2011-07-06 16:13:36 +0000181#endif
Simon Glasse0c419b2017-06-14 21:28:34 -0600182 void __iomem *mmio = uc_priv->mmio_base;
Marc Jonesbbb57842012-10-29 05:24:01 +0000183 u32 tmp, cap_save, cmd;
Rob Herringaaec0982013-08-24 10:10:51 -0500184 int i, j, ret;
Tang Yuantian3f262d02015-07-09 14:37:30 +0800185 void __iomem *port_mmio;
Richard Gibbs8bc0ab72013-08-24 10:10:47 -0500186 u32 port_map;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800187
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000188 debug("ahci_host_init: start\n");
189
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800190 cap_save = readl(mmio + HOST_CAP);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500191 cap_save &= ((1 << 28) | (1 << 17));
Marc Jonesbbb57842012-10-29 05:24:01 +0000192 cap_save |= (1 << 27); /* Staggered Spin-up. Not needed. */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800193
Simon Glasse0c419b2017-06-14 21:28:34 -0600194 ret = ahci_reset(uc_priv->mmio_base);
Dmitry Lifshitzcff59a72014-12-15 16:02:55 +0200195 if (ret)
196 return ret;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800197
198 writel_with_flush(HOST_AHCI_EN, mmio + HOST_CTL);
199 writel(cap_save, mmio + HOST_CAP);
200 writel_with_flush(0xf, mmio + HOST_PORTS_IMPL);
201
Michal Simekc886f352016-09-08 15:06:45 +0200202#if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI)
Simon Glass6f9135b2015-11-29 13:18:06 -0700203# ifdef CONFIG_DM_PCI
204 if (pplat->vendor == PCI_VENDOR_ID_INTEL) {
205 u16 tmp16;
206
207 dm_pci_read_config16(dev, 0x92, &tmp16);
208 dm_pci_write_config16(dev, 0x92, tmp16 | 0xf);
209 }
210# else
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800211 pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
212
213 if (vendor == PCI_VENDOR_ID_INTEL) {
214 u16 tmp16;
215 pci_read_config_word(pdev, 0x92, &tmp16);
216 tmp16 |= 0xf;
217 pci_write_config_word(pdev, 0x92, tmp16);
218 }
Simon Glass6f9135b2015-11-29 13:18:06 -0700219# endif
Rob Herringc2829ff2011-07-06 16:13:36 +0000220#endif
Simon Glasse0c419b2017-06-14 21:28:34 -0600221 uc_priv->cap = readl(mmio + HOST_CAP);
222 uc_priv->port_map = readl(mmio + HOST_PORTS_IMPL);
223 port_map = uc_priv->port_map;
224 uc_priv->n_ports = (uc_priv->cap & 0x1f) + 1;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800225
226 debug("cap 0x%x port_map 0x%x n_ports %d\n",
Simon Glasse0c419b2017-06-14 21:28:34 -0600227 uc_priv->cap, uc_priv->port_map, uc_priv->n_ports);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800228
Tuomas Tynkkynenb3e45ed2018-09-13 01:28:55 +0300229#if !defined(CONFIG_DM_SCSI)
Simon Glasse0c419b2017-06-14 21:28:34 -0600230 if (uc_priv->n_ports > CONFIG_SYS_SCSI_MAX_SCSI_ID)
231 uc_priv->n_ports = CONFIG_SYS_SCSI_MAX_SCSI_ID;
Tuomas Tynkkynenb3e45ed2018-09-13 01:28:55 +0300232#endif
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000233
Simon Glasse0c419b2017-06-14 21:28:34 -0600234 for (i = 0; i < uc_priv->n_ports; i++) {
Richard Gibbs8bc0ab72013-08-24 10:10:47 -0500235 if (!(port_map & (1 << i)))
236 continue;
Simon Glasse0c419b2017-06-14 21:28:34 -0600237 uc_priv->port[i].port_mmio = ahci_port_base(mmio, i);
238 port_mmio = (u8 *)uc_priv->port[i].port_mmio;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800239
240 /* make sure port is not active */
241 tmp = readl(port_mmio + PORT_CMD);
242 if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
243 PORT_CMD_FIS_RX | PORT_CMD_START)) {
Stefan Reinauer7ee0e4372012-10-29 05:23:50 +0000244 debug("Port %d is active. Deactivating.\n", i);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800245 tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
246 PORT_CMD_FIS_RX | PORT_CMD_START);
247 writel_with_flush(tmp, port_mmio + PORT_CMD);
248
249 /* spec says 500 msecs for each bit, so
250 * this is slightly incorrect.
251 */
252 msleep(500);
253 }
254
Ian Campbella2ebf922014-07-18 20:38:41 +0100255#ifdef CONFIG_SUNXI_AHCI
256 sunxi_dma_init(port_mmio);
257#endif
258
Marc Jonesbbb57842012-10-29 05:24:01 +0000259 /* Add the spinup command to whatever mode bits may
260 * already be on in the command register.
261 */
262 cmd = readl(port_mmio + PORT_CMD);
Marc Jonesbbb57842012-10-29 05:24:01 +0000263 cmd |= PORT_CMD_SPIN_UP;
264 writel_with_flush(cmd, port_mmio + PORT_CMD);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800265
Rob Herringaaec0982013-08-24 10:10:51 -0500266 /* Bring up SATA link. */
Simon Glasse0c419b2017-06-14 21:28:34 -0600267 ret = ahci_link_up(uc_priv, i);
Rob Herringaaec0982013-08-24 10:10:51 -0500268 if (ret) {
Marc Jonesbbb57842012-10-29 05:24:01 +0000269 printf("SATA link %d timeout.\n", i);
270 continue;
271 } else {
272 debug("SATA link ok.\n");
273 }
274
275 /* Clear error status */
276 tmp = readl(port_mmio + PORT_SCR_ERR);
277 if (tmp)
278 writel(tmp, port_mmio + PORT_SCR_ERR);
279
280 debug("Spinning up device on SATA port %d... ", i);
281
282 j = 0;
283 while (j < WAIT_MS_SPINUP) {
284 tmp = readl(port_mmio + PORT_TFDATA);
Rob Herring83f66482013-08-24 10:10:54 -0500285 if (!(tmp & (ATA_BUSY | ATA_DRQ)))
Marc Jonesbbb57842012-10-29 05:24:01 +0000286 break;
287 udelay(1000);
Rob Herringc4698542013-08-24 10:10:52 -0500288 tmp = readl(port_mmio + PORT_SCR_STAT);
289 tmp &= PORT_SCR_STAT_DET_MASK;
290 if (tmp == PORT_SCR_STAT_DET_PHYRDY)
291 break;
Marc Jonesbbb57842012-10-29 05:24:01 +0000292 j++;
293 }
Rob Herringc4698542013-08-24 10:10:52 -0500294
295 tmp = readl(port_mmio + PORT_SCR_STAT) & PORT_SCR_STAT_DET_MASK;
296 if (tmp == PORT_SCR_STAT_DET_COMINIT) {
297 debug("SATA link %d down (COMINIT received), retrying...\n", i);
298 i--;
299 continue;
300 }
301
Marc Jonesbbb57842012-10-29 05:24:01 +0000302 printf("Target spinup took %d ms.\n", j);
303 if (j == WAIT_MS_SPINUP)
Stefan Reinauera63341c2012-10-29 05:23:49 +0000304 debug("timeout.\n");
305 else
306 debug("ok.\n");
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800307
308 tmp = readl(port_mmio + PORT_SCR_ERR);
309 debug("PORT_SCR_ERR 0x%x\n", tmp);
310 writel(tmp, port_mmio + PORT_SCR_ERR);
311
312 /* ack any pending irq events for this port */
313 tmp = readl(port_mmio + PORT_IRQ_STAT);
314 debug("PORT_IRQ_STAT 0x%x\n", tmp);
315 if (tmp)
316 writel(tmp, port_mmio + PORT_IRQ_STAT);
317
318 writel(1 << i, mmio + HOST_IRQ_STAT);
319
Stefan Reinauer48791f12012-10-29 05:23:51 +0000320 /* register linkup ports */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800321 tmp = readl(port_mmio + PORT_SCR_STAT);
Marc Jones49ec4b12012-10-29 05:24:02 +0000322 debug("SATA port %d status: 0x%x\n", i, tmp);
Rob Herring723a2812013-08-24 10:10:50 -0500323 if ((tmp & PORT_SCR_STAT_DET_MASK) == PORT_SCR_STAT_DET_PHYRDY)
Simon Glasse0c419b2017-06-14 21:28:34 -0600324 uc_priv->link_port_map |= (0x01 << i);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800325 }
326
327 tmp = readl(mmio + HOST_CTL);
328 debug("HOST_CTL 0x%x\n", tmp);
329 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
330 tmp = readl(mmio + HOST_CTL);
331 debug("HOST_CTL 0x%x\n", tmp);
Michal Simekc886f352016-09-08 15:06:45 +0200332#if !defined(CONFIG_DM_SCSI)
Rob Herringc2829ff2011-07-06 16:13:36 +0000333#ifndef CONFIG_SCSI_AHCI_PLAT
Simon Glass6f9135b2015-11-29 13:18:06 -0700334# ifdef CONFIG_DM_PCI
335 dm_pci_read_config16(dev, PCI_COMMAND, &tmp16);
336 tmp |= PCI_COMMAND_MASTER;
337 dm_pci_write_config16(dev, PCI_COMMAND, tmp16);
338# else
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800339 pci_read_config_word(pdev, PCI_COMMAND, &tmp16);
340 tmp |= PCI_COMMAND_MASTER;
341 pci_write_config_word(pdev, PCI_COMMAND, tmp16);
Simon Glass6f9135b2015-11-29 13:18:06 -0700342# endif
Rob Herringc2829ff2011-07-06 16:13:36 +0000343#endif
Michal Simekc886f352016-09-08 15:06:45 +0200344#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800345 return 0;
346}
347
348
Simon Glasse0c419b2017-06-14 21:28:34 -0600349static void ahci_print_info(struct ahci_uc_priv *uc_priv)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800350{
Michal Simekc886f352016-09-08 15:06:45 +0200351#if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI)
352# if defined(CONFIG_DM_PCI)
Simon Glasse0c419b2017-06-14 21:28:34 -0600353 struct udevice *dev = uc_priv->dev;
Simon Glass6f9135b2015-11-29 13:18:06 -0700354# else
Simon Glasse0c419b2017-06-14 21:28:34 -0600355 pci_dev_t pdev = uc_priv->dev;
Simon Glass6f9135b2015-11-29 13:18:06 -0700356# endif
Rob Herringc2829ff2011-07-06 16:13:36 +0000357 u16 cc;
358#endif
Simon Glasse0c419b2017-06-14 21:28:34 -0600359 void __iomem *mmio = uc_priv->mmio_base;
Stefan Reinauer48791f12012-10-29 05:23:51 +0000360 u32 vers, cap, cap2, impl, speed;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800361 const char *speed_s;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800362 const char *scc_s;
363
364 vers = readl(mmio + HOST_VERSION);
Simon Glasse0c419b2017-06-14 21:28:34 -0600365 cap = uc_priv->cap;
Stefan Reinauer48791f12012-10-29 05:23:51 +0000366 cap2 = readl(mmio + HOST_CAP2);
Simon Glasse0c419b2017-06-14 21:28:34 -0600367 impl = uc_priv->port_map;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800368
369 speed = (cap >> 20) & 0xf;
370 if (speed == 1)
371 speed_s = "1.5";
372 else if (speed == 2)
373 speed_s = "3";
Stefan Reinauer48791f12012-10-29 05:23:51 +0000374 else if (speed == 3)
375 speed_s = "6";
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800376 else
377 speed_s = "?";
378
Michal Simekc886f352016-09-08 15:06:45 +0200379#if defined(CONFIG_SCSI_AHCI_PLAT) || defined(CONFIG_DM_SCSI)
Rob Herringc2829ff2011-07-06 16:13:36 +0000380 scc_s = "SATA";
381#else
Simon Glass6f9135b2015-11-29 13:18:06 -0700382# ifdef CONFIG_DM_PCI
383 dm_pci_read_config16(dev, 0x0a, &cc);
384# else
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800385 pci_read_config_word(pdev, 0x0a, &cc);
Simon Glass6f9135b2015-11-29 13:18:06 -0700386# endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800387 if (cc == 0x0101)
388 scc_s = "IDE";
389 else if (cc == 0x0106)
390 scc_s = "SATA";
391 else if (cc == 0x0104)
392 scc_s = "RAID";
393 else
394 scc_s = "unknown";
Rob Herringc2829ff2011-07-06 16:13:36 +0000395#endif
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500396 printf("AHCI %02x%02x.%02x%02x "
397 "%u slots %u ports %s Gbps 0x%x impl %s mode\n",
398 (vers >> 24) & 0xff,
399 (vers >> 16) & 0xff,
400 (vers >> 8) & 0xff,
401 vers & 0xff,
402 ((cap >> 8) & 0x1f) + 1, (cap & 0x1f) + 1, speed_s, impl, scc_s);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800403
404 printf("flags: "
Stefan Reinauer48791f12012-10-29 05:23:51 +0000405 "%s%s%s%s%s%s%s"
406 "%s%s%s%s%s%s%s"
407 "%s%s%s%s%s%s\n",
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500408 cap & (1 << 31) ? "64bit " : "",
409 cap & (1 << 30) ? "ncq " : "",
410 cap & (1 << 28) ? "ilck " : "",
411 cap & (1 << 27) ? "stag " : "",
412 cap & (1 << 26) ? "pm " : "",
413 cap & (1 << 25) ? "led " : "",
414 cap & (1 << 24) ? "clo " : "",
415 cap & (1 << 19) ? "nz " : "",
416 cap & (1 << 18) ? "only " : "",
417 cap & (1 << 17) ? "pmp " : "",
Stefan Reinauer48791f12012-10-29 05:23:51 +0000418 cap & (1 << 16) ? "fbss " : "",
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500419 cap & (1 << 15) ? "pio " : "",
420 cap & (1 << 14) ? "slum " : "",
Stefan Reinauer48791f12012-10-29 05:23:51 +0000421 cap & (1 << 13) ? "part " : "",
422 cap & (1 << 7) ? "ccc " : "",
423 cap & (1 << 6) ? "ems " : "",
424 cap & (1 << 5) ? "sxs " : "",
425 cap2 & (1 << 2) ? "apst " : "",
426 cap2 & (1 << 1) ? "nvmp " : "",
427 cap2 & (1 << 0) ? "boh " : "");
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800428}
429
Simon Glass89e7d972017-07-04 13:31:18 -0600430#if defined(CONFIG_DM_SCSI) || !defined(CONFIG_SCSI_AHCI_PLAT)
Michal Simekc886f352016-09-08 15:06:45 +0200431# if defined(CONFIG_DM_PCI) || defined(CONFIG_DM_SCSI)
Simon Glasscf01b5b2017-06-14 21:28:38 -0600432static int ahci_init_one(struct ahci_uc_priv *uc_priv, struct udevice *dev)
Simon Glass6f9135b2015-11-29 13:18:06 -0700433# else
Simon Glasscf01b5b2017-06-14 21:28:38 -0600434static int ahci_init_one(struct ahci_uc_priv *uc_priv, pci_dev_t dev)
Simon Glass6f9135b2015-11-29 13:18:06 -0700435# endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800436{
Michal Simekc886f352016-09-08 15:06:45 +0200437#if !defined(CONFIG_DM_SCSI)
Ed Swarthout91080f72007-08-02 14:09:49 -0500438 u16 vendor;
Michal Simekc886f352016-09-08 15:06:45 +0200439#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800440 int rc;
441
Simon Glasse0c419b2017-06-14 21:28:34 -0600442 uc_priv->dev = dev;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800443
Simon Glasse0c419b2017-06-14 21:28:34 -0600444 uc_priv->host_flags = ATA_FLAG_SATA
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500445 | ATA_FLAG_NO_LEGACY
446 | ATA_FLAG_MMIO
447 | ATA_FLAG_PIO_DMA
448 | ATA_FLAG_NO_ATAPI;
Simon Glasse0c419b2017-06-14 21:28:34 -0600449 uc_priv->pio_mask = 0x1f;
450 uc_priv->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800451
Michal Simekc886f352016-09-08 15:06:45 +0200452#if !defined(CONFIG_DM_SCSI)
Simon Glass6f9135b2015-11-29 13:18:06 -0700453#ifdef CONFIG_DM_PCI
Simon Glasse0c419b2017-06-14 21:28:34 -0600454 uc_priv->mmio_base = dm_pci_map_bar(dev, PCI_BASE_ADDRESS_5,
Simon Glass6f9135b2015-11-29 13:18:06 -0700455 PCI_REGION_MEM);
456
457 /* Take from kernel:
458 * JMicron-specific fixup:
459 * make sure we're in AHCI mode
460 */
461 dm_pci_read_config16(dev, PCI_VENDOR_ID, &vendor);
462 if (vendor == 0x197b)
463 dm_pci_write_config8(dev, 0x41, 0xa1);
464#else
Simon Glasse0c419b2017-06-14 21:28:34 -0600465 uc_priv->mmio_base = pci_map_bar(dev, PCI_BASE_ADDRESS_5,
Scott Wood16519a32015-04-17 09:19:01 -0500466 PCI_REGION_MEM);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800467
468 /* Take from kernel:
469 * JMicron-specific fixup:
470 * make sure we're in AHCI mode
471 */
Simon Glass6f9135b2015-11-29 13:18:06 -0700472 pci_read_config_word(dev, PCI_VENDOR_ID, &vendor);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500473 if (vendor == 0x197b)
Simon Glass6f9135b2015-11-29 13:18:06 -0700474 pci_write_config_byte(dev, 0x41, 0xa1);
475#endif
Michal Simekc886f352016-09-08 15:06:45 +0200476#else
Simon Glassb75b15b2020-12-03 16:55:23 -0700477 struct scsi_plat *plat = dev_get_uclass_plat(dev);
Simon Glasse0c419b2017-06-14 21:28:34 -0600478 uc_priv->mmio_base = (void *)plat->base;
Michal Simekc886f352016-09-08 15:06:45 +0200479#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800480
Simon Glasse0c419b2017-06-14 21:28:34 -0600481 debug("ahci mmio_base=0x%p\n", uc_priv->mmio_base);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800482 /* initialize adapter */
Simon Glasse0c419b2017-06-14 21:28:34 -0600483 rc = ahci_host_init(uc_priv);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800484 if (rc)
485 goto err_out;
486
Simon Glasse0c419b2017-06-14 21:28:34 -0600487 ahci_print_info(uc_priv);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800488
489 return 0;
490
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500491 err_out:
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800492 return rc;
493}
Rob Herringc2829ff2011-07-06 16:13:36 +0000494#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800495
496#define MAX_DATA_BYTE_COUNT (4*1024*1024)
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500497
Simon Glasse0c419b2017-06-14 21:28:34 -0600498static int ahci_fill_sg(struct ahci_uc_priv *uc_priv, u8 port,
499 unsigned char *buf, int buf_len)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800500{
Simon Glasse0c419b2017-06-14 21:28:34 -0600501 struct ahci_ioports *pp = &(uc_priv->port[port]);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800502 struct ahci_sg *ahci_sg = pp->cmd_tbl_sg;
Stefan Roese5b2de1c2021-04-07 09:12:35 +0200503 phys_addr_t pa = virt_to_phys(buf);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800504 u32 sg_count;
505 int i;
506
507 sg_count = ((buf_len - 1) / MAX_DATA_BYTE_COUNT) + 1;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500508 if (sg_count > AHCI_MAX_SG) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800509 printf("Error:Too much sg!\n");
510 return -1;
511 }
512
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500513 for (i = 0; i < sg_count; i++) {
Roman Kaplda326dd2019-10-14 11:21:09 +0200514 ahci_sg->addr = cpu_to_le32(lower_32_bits(pa));
515 ahci_sg->addr_hi = cpu_to_le32(upper_32_bits(pa));
516 if (ahci_sg->addr_hi && !(uc_priv->cap & AHCI_CAP_S64A)) {
517 printf("Error: DMA address too high\n");
518 return -1;
519 }
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500520 ahci_sg->flags_size = cpu_to_le32(0x3fffff &
Stefan Roese5b2de1c2021-04-07 09:12:35 +0200521 (buf_len < MAX_DATA_BYTE_COUNT ?
522 (buf_len - 1) :
523 (MAX_DATA_BYTE_COUNT - 1)));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800524 ahci_sg++;
525 buf_len -= MAX_DATA_BYTE_COUNT;
Stefan Roese5b2de1c2021-04-07 09:12:35 +0200526 pa += MAX_DATA_BYTE_COUNT;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800527 }
528
529 return sg_count;
530}
531
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800532static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 opts)
533{
Stefan Roese5b2de1c2021-04-07 09:12:35 +0200534 phys_addr_t pa = virt_to_phys((void *)pp->cmd_tbl);
535
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800536 pp->cmd_slot->opts = cpu_to_le32(opts);
537 pp->cmd_slot->status = 0;
Stefan Roese5b2de1c2021-04-07 09:12:35 +0200538 pp->cmd_slot->tbl_addr = cpu_to_le32(lower_32_bits(pa));
Tang Yuantian3f262d02015-07-09 14:37:30 +0800539#ifdef CONFIG_PHYS_64BIT
Stefan Roese5b2de1c2021-04-07 09:12:35 +0200540 pp->cmd_slot->tbl_addr_hi = cpu_to_le32(upper_32_bits(pa));
Tang Yuantian3f262d02015-07-09 14:37:30 +0800541#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800542}
543
Tang Yuantian3f262d02015-07-09 14:37:30 +0800544static int wait_spinup(void __iomem *port_mmio)
Bin Mengb138e912014-12-31 17:18:39 +0800545{
546 ulong start;
547 u32 tf_data;
548
549 start = get_timer(0);
550 do {
551 tf_data = readl(port_mmio + PORT_TFDATA);
552 if (!(tf_data & ATA_BUSY))
553 return 0;
554 } while (get_timer(start) < WAIT_MS_SPINUP);
555
556 return -ETIMEDOUT;
557}
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800558
Simon Glasse0c419b2017-06-14 21:28:34 -0600559static int ahci_port_start(struct ahci_uc_priv *uc_priv, u8 port)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800560{
Simon Glasse0c419b2017-06-14 21:28:34 -0600561 struct ahci_ioports *pp = &(uc_priv->port[port]);
Tang Yuantian3f262d02015-07-09 14:37:30 +0800562 void __iomem *port_mmio = pp->port_mmio;
Oleksandr Rybalko5b99a602019-08-22 12:26:56 +0200563 u64 dma_addr;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800564 u32 port_status;
Tang Yuantian3f262d02015-07-09 14:37:30 +0800565 void __iomem *mem;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800566
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500567 debug("Enter start port: %d\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800568 port_status = readl(port_mmio + PORT_SCR_STAT);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500569 debug("Port %d status: %x\n", port, port_status);
570 if ((port_status & 0xf) != 0x03) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800571 printf("No Link on this port!\n");
572 return -1;
573 }
574
Christian Gmeiner66aca962019-05-06 15:18:54 +0200575 mem = memalign(2048, AHCI_PORT_PRIV_DMA_SZ);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800576 if (!mem) {
577 free(pp);
Roger Quadros7b6cb612013-11-11 16:56:37 +0200578 printf("%s: No mem for table!\n", __func__);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800579 return -ENOMEM;
580 }
Tang Yuantian3f262d02015-07-09 14:37:30 +0800581 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800582
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800583 /*
584 * First item in chunk of DMA memory: 32-slot command table,
585 * 32 bytes each in size
586 */
Taylor Hutt3455f532012-10-29 05:23:58 +0000587 pp->cmd_slot =
588 (struct ahci_cmd_hdr *)(uintptr_t)virt_to_phys((void *)mem);
Tang Yuantian3f262d02015-07-09 14:37:30 +0800589 debug("cmd_slot = %p\n", pp->cmd_slot);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800590 mem += (AHCI_CMD_SLOT_SZ + 224);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500591
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800592 /*
593 * Second item: Received-FIS area
594 */
Taylor Hutt3455f532012-10-29 05:23:58 +0000595 pp->rx_fis = virt_to_phys((void *)mem);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800596 mem += AHCI_RX_FIS_SZ;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500597
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800598 /*
599 * Third item: data area for storing a single command
600 * and its scatter-gather table
601 */
Taylor Hutt3455f532012-10-29 05:23:58 +0000602 pp->cmd_tbl = virt_to_phys((void *)mem);
Tang Yuantian3f262d02015-07-09 14:37:30 +0800603 debug("cmd_tbl_dma = %lx\n", pp->cmd_tbl);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800604
605 mem += AHCI_CMD_TBL_HDR;
Taylor Hutt3455f532012-10-29 05:23:58 +0000606 pp->cmd_tbl_sg =
607 (struct ahci_sg *)(uintptr_t)virt_to_phys((void *)mem);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800608
Oleksandr Rybalko5b99a602019-08-22 12:26:56 +0200609 dma_addr = (ulong)pp->cmd_slot;
610 writel_with_flush(dma_addr, port_mmio + PORT_LST_ADDR);
611 writel_with_flush(dma_addr >> 32, port_mmio + PORT_LST_ADDR_HI);
612 dma_addr = (ulong)pp->rx_fis;
613 writel_with_flush(dma_addr, port_mmio + PORT_FIS_ADDR);
614 writel_with_flush(dma_addr >> 32, port_mmio + PORT_FIS_ADDR_HI);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800615
Ian Campbella2ebf922014-07-18 20:38:41 +0100616#ifdef CONFIG_SUNXI_AHCI
617 sunxi_dma_init(port_mmio);
618#endif
619
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800620 writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500621 PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
622 PORT_CMD_START, port_mmio + PORT_CMD);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800623
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500624 debug("Exit start port %d\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800625
Bin Mengb138e912014-12-31 17:18:39 +0800626 /*
627 * Make sure interface is not busy based on error and status
628 * information from task file data register before proceeding
629 */
630 return wait_spinup(port_mmio);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800631}
632
633
Simon Glasse0c419b2017-06-14 21:28:34 -0600634static int ahci_device_data_io(struct ahci_uc_priv *uc_priv, u8 port, u8 *fis,
635 int fis_len, u8 *buf, int buf_len, u8 is_write)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800636{
637
Simon Glasse0c419b2017-06-14 21:28:34 -0600638 struct ahci_ioports *pp = &(uc_priv->port[port]);
Tang Yuantian3f262d02015-07-09 14:37:30 +0800639 void __iomem *port_mmio = pp->port_mmio;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800640 u32 opts;
641 u32 port_status;
642 int sg_count;
643
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000644 debug("Enter %s: for port %d\n", __func__, port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800645
Simon Glasse0c419b2017-06-14 21:28:34 -0600646 if (port > uc_priv->n_ports) {
Taylor Hutt1b1d42e2012-10-29 05:23:56 +0000647 printf("Invalid port number %d\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800648 return -1;
649 }
650
651 port_status = readl(port_mmio + PORT_SCR_STAT);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500652 if ((port_status & 0xf) != 0x03) {
653 debug("No Link on port %d!\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800654 return -1;
655 }
656
657 memcpy((unsigned char *)pp->cmd_tbl, fis, fis_len);
658
Simon Glasse0c419b2017-06-14 21:28:34 -0600659 sg_count = ahci_fill_sg(uc_priv, port, buf, buf_len);
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000660 opts = (fis_len >> 2) | (sg_count << 16) | (is_write << 6);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800661 ahci_fill_cmd_slot(pp, opts);
662
Taylor Hutt33e4c2f2012-10-29 05:23:59 +0000663 ahci_dcache_flush_sata_cmd(pp);
Tang Yuantian3f262d02015-07-09 14:37:30 +0800664 ahci_dcache_flush_range((unsigned long)buf, (unsigned long)buf_len);
Taylor Hutt33e4c2f2012-10-29 05:23:59 +0000665
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800666 writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
667
Walter Murphyefd49b42012-10-29 05:24:00 +0000668 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
669 WAIT_MS_DATAIO, 0x1)) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800670 printf("timeout exit!\n");
671 return -1;
672 }
Taylor Hutt33e4c2f2012-10-29 05:23:59 +0000673
Tang Yuantian3f262d02015-07-09 14:37:30 +0800674 ahci_dcache_invalidate_range((unsigned long)buf,
675 (unsigned long)buf_len);
Stefan Roese5b2de1c2021-04-07 09:12:35 +0200676 debug("%s: %d byte transferred.\n", __func__,
677 le32_to_cpu(pp->cmd_slot->status));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800678
679 return 0;
680}
681
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800682static char *ata_id_strcpy(u16 *target, u16 *src, int len)
683{
684 int i;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500685 for (i = 0; i < len / 2; i++)
Rob Herring336018392011-06-01 09:10:26 +0000686 target[i] = swab16(src[i]);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800687 return (char *)target;
688}
689
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800690/*
691 * SCSI INQUIRY command operation.
692 */
Simon Glasscb875242017-06-14 21:28:33 -0600693static int ata_scsiop_inquiry(struct ahci_uc_priv *uc_priv,
694 struct scsi_cmd *pccb)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800695{
Rob Herring9855a232013-08-24 10:10:48 -0500696 static const u8 hdr[] = {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800697 0,
698 0,
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500699 0x5, /* claim SPC-3 version compatibility */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800700 2,
701 95 - 4,
702 };
703 u8 fis[20];
Roger Quadrosda3976e2014-04-01 17:26:40 +0300704 u16 *idbuf;
Roger Quadrosff56ee12013-11-11 16:56:38 +0200705 ALLOC_CACHE_ALIGN_BUFFER(u16, tmpid, ATA_ID_WORDS);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800706 u8 port;
707
708 /* Clean ccb data buffer */
709 memset(pccb->pdata, 0, pccb->datalen);
710
711 memcpy(pccb->pdata, hdr, sizeof(hdr));
712
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500713 if (pccb->datalen <= 35)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800714 return 0;
715
Taylor Hutt54d0f552012-10-29 05:23:55 +0000716 memset(fis, 0, sizeof(fis));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800717 /* Construct the FIS */
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500718 fis[0] = 0x27; /* Host to device FIS. */
719 fis[1] = 1 << 7; /* Command FIS. */
Rob Herring83f66482013-08-24 10:10:54 -0500720 fis[2] = ATA_CMD_ID_ATA; /* Command byte. */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800721
722 /* Read id from sata */
723 port = pccb->target;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800724
Simon Glasse0c419b2017-06-14 21:28:34 -0600725 if (ahci_device_data_io(uc_priv, port, (u8 *)&fis, sizeof(fis),
726 (u8 *)tmpid, ATA_ID_WORDS * 2, 0)) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800727 debug("scsi_ahci: SCSI inquiry command failure.\n");
728 return -EIO;
729 }
730
Simon Glasscb875242017-06-14 21:28:33 -0600731 if (!uc_priv->ataid[port]) {
732 uc_priv->ataid[port] = malloc(ATA_ID_WORDS * 2);
733 if (!uc_priv->ataid[port]) {
Roger Quadrosda3976e2014-04-01 17:26:40 +0300734 printf("%s: No memory for ataid[port]\n", __func__);
735 return -ENOMEM;
736 }
737 }
738
Simon Glasscb875242017-06-14 21:28:33 -0600739 idbuf = uc_priv->ataid[port];
Roger Quadrosda3976e2014-04-01 17:26:40 +0300740
741 memcpy(idbuf, tmpid, ATA_ID_WORDS * 2);
742 ata_swap_buf_le16(idbuf, ATA_ID_WORDS);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800743
744 memcpy(&pccb->pdata[8], "ATA ", 8);
Roger Quadrosda3976e2014-04-01 17:26:40 +0300745 ata_id_strcpy((u16 *)&pccb->pdata[16], &idbuf[ATA_ID_PROD], 16);
746 ata_id_strcpy((u16 *)&pccb->pdata[32], &idbuf[ATA_ID_FW_REV], 4);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800747
Rob Herring83f66482013-08-24 10:10:54 -0500748#ifdef DEBUG
Roger Quadrosda3976e2014-04-01 17:26:40 +0300749 ata_dump_id(idbuf);
Rob Herring83f66482013-08-24 10:10:54 -0500750#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800751 return 0;
752}
753
754
755/*
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000756 * SCSI READ10/WRITE10 command operation.
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800757 */
Simon Glasse0c419b2017-06-14 21:28:34 -0600758static int ata_scsiop_read_write(struct ahci_uc_priv *uc_priv,
759 struct scsi_cmd *pccb, u8 is_write)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800760{
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100761 lbaint_t lba = 0;
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000762 u16 blocks = 0;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800763 u8 fis[20];
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000764 u8 *user_buffer = pccb->pdata;
765 u32 user_buffer_size = pccb->datalen;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800766
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000767 /* Retrieve the base LBA number from the ccb structure. */
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100768 if (pccb->cmd[0] == SCSI_READ16) {
769 memcpy(&lba, pccb->cmd + 2, 8);
770 lba = be64_to_cpu(lba);
771 } else {
772 u32 temp;
773 memcpy(&temp, pccb->cmd + 2, 4);
774 lba = be32_to_cpu(temp);
775 }
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800776
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000777 /*
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100778 * Retrieve the base LBA number and the block count from
779 * the ccb structure.
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000780 *
781 * For 10-byte and 16-byte SCSI R/W commands, transfer
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800782 * length 0 means transfer 0 block of data.
783 * However, for ATA R/W commands, sector count 0 means
784 * 256 or 65536 sectors, not 0 sectors as in SCSI.
785 *
786 * WARNING: one or two older ATA drives treat 0 as 0...
787 */
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100788 if (pccb->cmd[0] == SCSI_READ16)
789 blocks = (((u16)pccb->cmd[13]) << 8) | ((u16) pccb->cmd[14]);
790 else
791 blocks = (((u16)pccb->cmd[7]) << 8) | ((u16) pccb->cmd[8]);
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000792
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100793 debug("scsi_ahci: %s %u blocks starting from lba 0x" LBAFU "\n",
794 is_write ? "write" : "read", blocks, lba);
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000795
796 /* Preset the FIS */
Taylor Hutt54d0f552012-10-29 05:23:55 +0000797 memset(fis, 0, sizeof(fis));
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000798 fis[0] = 0x27; /* Host to device FIS. */
799 fis[1] = 1 << 7; /* Command FIS. */
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000800 /* Command byte (read/write). */
Walter Murphyd1cb64b2012-10-29 05:24:03 +0000801 fis[2] = is_write ? ATA_CMD_WRITE_EXT : ATA_CMD_READ_EXT;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800802
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000803 while (blocks) {
804 u16 now_blocks; /* number of blocks per iteration */
805 u32 transfer_size; /* number of bytes per iteration */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800806
Masahiro Yamadadb204642014-11-07 03:03:31 +0900807 now_blocks = min((u16)MAX_SATA_BLOCKS_READ_WRITE, blocks);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800808
Rob Herring83f66482013-08-24 10:10:54 -0500809 transfer_size = ATA_SECT_SIZE * now_blocks;
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000810 if (transfer_size > user_buffer_size) {
811 printf("scsi_ahci: Error: buffer too small.\n");
812 return -EIO;
813 }
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800814
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100815 /*
816 * LBA48 SATA command but only use 32bit address range within
817 * that (unless we've enabled 64bit LBA support). The next
818 * smaller command range (28bit) is too small.
Walter Murphyd1cb64b2012-10-29 05:24:03 +0000819 */
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000820 fis[4] = (lba >> 0) & 0xff;
821 fis[5] = (lba >> 8) & 0xff;
822 fis[6] = (lba >> 16) & 0xff;
Walter Murphyd1cb64b2012-10-29 05:24:03 +0000823 fis[7] = 1 << 6; /* device reg: set LBA mode */
824 fis[8] = ((lba >> 24) & 0xff);
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100825#ifdef CONFIG_SYS_64BIT_LBA
826 if (pccb->cmd[0] == SCSI_READ16) {
827 fis[9] = ((lba >> 32) & 0xff);
828 fis[10] = ((lba >> 40) & 0xff);
829 }
830#endif
831
Walter Murphyd1cb64b2012-10-29 05:24:03 +0000832 fis[3] = 0xe0; /* features */
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000833
834 /* Block (sector) count */
835 fis[12] = (now_blocks >> 0) & 0xff;
836 fis[13] = (now_blocks >> 8) & 0xff;
837
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000838 /* Read/Write from ahci */
Simon Glasse0c419b2017-06-14 21:28:34 -0600839 if (ahci_device_data_io(uc_priv, pccb->target, (u8 *)&fis,
840 sizeof(fis), user_buffer, transfer_size,
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000841 is_write)) {
842 debug("scsi_ahci: SCSI %s10 command failure.\n",
843 is_write ? "WRITE" : "READ");
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000844 return -EIO;
845 }
Marc Jones49ec4b12012-10-29 05:24:02 +0000846
847 /* If this transaction is a write, do a following flush.
848 * Writes in u-boot are so rare, and the logic to know when is
849 * the last write and do a flush only there is sufficiently
850 * difficult. Just do a flush after every write. This incurs,
851 * usually, one extra flush when the rare writes do happen.
852 */
853 if (is_write) {
Simon Glasse0c419b2017-06-14 21:28:34 -0600854 if (-EIO == ata_io_flush(uc_priv, pccb->target))
Marc Jones49ec4b12012-10-29 05:24:02 +0000855 return -EIO;
856 }
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000857 user_buffer += transfer_size;
858 user_buffer_size -= transfer_size;
859 blocks -= now_blocks;
860 lba += now_blocks;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800861 }
862
863 return 0;
864}
865
866
867/*
868 * SCSI READ CAPACITY10 command operation.
869 */
Simon Glasscb875242017-06-14 21:28:33 -0600870static int ata_scsiop_read_capacity10(struct ahci_uc_priv *uc_priv,
871 struct scsi_cmd *pccb)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800872{
Kumar Gala8a190652009-07-13 09:24:00 -0500873 u32 cap;
Rob Herring83f66482013-08-24 10:10:54 -0500874 u64 cap64;
Gabe Blackdd2c7342012-10-29 05:23:54 +0000875 u32 block_size;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800876
Simon Glasscb875242017-06-14 21:28:33 -0600877 if (!uc_priv->ataid[pccb->target]) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800878 printf("scsi_ahci: SCSI READ CAPACITY10 command failure. "
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500879 "\tNo ATA info!\n"
Vagrant Cascadianbeb288b2015-11-24 14:46:24 -0800880 "\tPlease run SCSI command INQUIRY first!\n");
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800881 return -EPERM;
882 }
883
Simon Glasscb875242017-06-14 21:28:33 -0600884 cap64 = ata_id_n_sectors(uc_priv->ataid[pccb->target]);
Rob Herring83f66482013-08-24 10:10:54 -0500885 if (cap64 > 0x100000000ULL)
886 cap64 = 0xffffffff;
Gabe Blackdd2c7342012-10-29 05:23:54 +0000887
Rob Herring83f66482013-08-24 10:10:54 -0500888 cap = cpu_to_be32(cap64);
Gabe Blackdd2c7342012-10-29 05:23:54 +0000889 memcpy(pccb->pdata, &cap, sizeof(cap));
890
891 block_size = cpu_to_be32((u32)512);
892 memcpy(&pccb->pdata[4], &block_size, 4);
893
894 return 0;
895}
896
897
898/*
899 * SCSI READ CAPACITY16 command operation.
900 */
Simon Glasscb875242017-06-14 21:28:33 -0600901static int ata_scsiop_read_capacity16(struct ahci_uc_priv *uc_priv,
902 struct scsi_cmd *pccb)
Gabe Blackdd2c7342012-10-29 05:23:54 +0000903{
904 u64 cap;
905 u64 block_size;
906
Simon Glasscb875242017-06-14 21:28:33 -0600907 if (!uc_priv->ataid[pccb->target]) {
Gabe Blackdd2c7342012-10-29 05:23:54 +0000908 printf("scsi_ahci: SCSI READ CAPACITY16 command failure. "
909 "\tNo ATA info!\n"
Vagrant Cascadianbeb288b2015-11-24 14:46:24 -0800910 "\tPlease run SCSI command INQUIRY first!\n");
Gabe Blackdd2c7342012-10-29 05:23:54 +0000911 return -EPERM;
912 }
913
Simon Glasscb875242017-06-14 21:28:33 -0600914 cap = ata_id_n_sectors(uc_priv->ataid[pccb->target]);
Gabe Blackdd2c7342012-10-29 05:23:54 +0000915 cap = cpu_to_be64(cap);
Kumar Gala8a190652009-07-13 09:24:00 -0500916 memcpy(pccb->pdata, &cap, sizeof(cap));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800917
Gabe Blackdd2c7342012-10-29 05:23:54 +0000918 block_size = cpu_to_be64((u64)512);
919 memcpy(&pccb->pdata[8], &block_size, 8);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800920
921 return 0;
922}
923
924
925/*
926 * SCSI TEST UNIT READY command operation.
927 */
Simon Glasscb875242017-06-14 21:28:33 -0600928static int ata_scsiop_test_unit_ready(struct ahci_uc_priv *uc_priv,
929 struct scsi_cmd *pccb)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800930{
Simon Glasscb875242017-06-14 21:28:33 -0600931 return (uc_priv->ataid[pccb->target]) ? 0 : -EPERM;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800932}
933
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500934
Simon Glass23123c62017-06-14 21:28:42 -0600935static int ahci_scsi_exec(struct udevice *dev, struct scsi_cmd *pccb)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800936{
Simon Glass11b2b622017-06-14 21:28:40 -0600937 struct ahci_uc_priv *uc_priv;
938#ifdef CONFIG_DM_SCSI
Simon Glass8c679342017-07-04 13:31:22 -0600939 uc_priv = dev_get_uclass_priv(dev->parent);
Simon Glass11b2b622017-06-14 21:28:40 -0600940#else
941 uc_priv = probe_ent;
942#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800943 int ret;
944
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500945 switch (pccb->cmd[0]) {
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100946 case SCSI_READ16:
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800947 case SCSI_READ10:
Simon Glasse0c419b2017-06-14 21:28:34 -0600948 ret = ata_scsiop_read_write(uc_priv, pccb, 0);
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000949 break;
950 case SCSI_WRITE10:
Simon Glasse0c419b2017-06-14 21:28:34 -0600951 ret = ata_scsiop_read_write(uc_priv, pccb, 1);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800952 break;
Gabe Blackdd2c7342012-10-29 05:23:54 +0000953 case SCSI_RD_CAPAC10:
Simon Glasscb875242017-06-14 21:28:33 -0600954 ret = ata_scsiop_read_capacity10(uc_priv, pccb);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800955 break;
Gabe Blackdd2c7342012-10-29 05:23:54 +0000956 case SCSI_RD_CAPAC16:
Simon Glasscb875242017-06-14 21:28:33 -0600957 ret = ata_scsiop_read_capacity16(uc_priv, pccb);
Gabe Blackdd2c7342012-10-29 05:23:54 +0000958 break;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800959 case SCSI_TST_U_RDY:
Simon Glasscb875242017-06-14 21:28:33 -0600960 ret = ata_scsiop_test_unit_ready(uc_priv, pccb);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800961 break;
962 case SCSI_INQUIRY:
Simon Glasscb875242017-06-14 21:28:33 -0600963 ret = ata_scsiop_inquiry(uc_priv, pccb);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800964 break;
965 default:
966 printf("Unsupport SCSI command 0x%02x\n", pccb->cmd[0]);
Simon Glassa140e862017-06-14 21:28:44 -0600967 return -ENOTSUPP;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800968 }
969
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500970 if (ret) {
971 debug("SCSI command 0x%02x ret errno %d\n", pccb->cmd[0], ret);
Simon Glassa140e862017-06-14 21:28:44 -0600972 return ret;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800973 }
Simon Glassa140e862017-06-14 21:28:44 -0600974 return 0;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800975
976}
977
Simon Glass0a47bbb2017-06-14 21:28:36 -0600978static int ahci_start_ports(struct ahci_uc_priv *uc_priv)
979{
980 u32 linkmap;
981 int i;
982
983 linkmap = uc_priv->link_port_map;
984
Tuomas Tynkkynen69a38992018-09-13 01:28:54 +0300985 for (i = 0; i < uc_priv->n_ports; i++) {
Simon Glass0a47bbb2017-06-14 21:28:36 -0600986 if (((linkmap >> i) & 0x01)) {
987 if (ahci_port_start(uc_priv, (u8) i)) {
988 printf("Can not start port %d\n", i);
989 continue;
990 }
991 }
992 }
993
994 return 0;
995}
996
Simon Glass84fac542017-06-14 21:28:37 -0600997#ifndef CONFIG_DM_SCSI
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800998void scsi_low_level_init(int busdevfunc)
999{
Simon Glasse0c419b2017-06-14 21:28:34 -06001000 struct ahci_uc_priv *uc_priv;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001001
Rob Herringc2829ff2011-07-06 16:13:36 +00001002#ifndef CONFIG_SCSI_AHCI_PLAT
Simon Glasscf01b5b2017-06-14 21:28:38 -06001003 probe_ent = calloc(1, sizeof(struct ahci_uc_priv));
1004 if (!probe_ent) {
1005 printf("%s: No memory for uc_priv\n", __func__);
1006 return;
1007 }
1008 uc_priv = probe_ent;
Michal Simekc886f352016-09-08 15:06:45 +02001009# if defined(CONFIG_DM_PCI)
Simon Glass6f9135b2015-11-29 13:18:06 -07001010 struct udevice *dev;
1011 int ret;
1012
1013 ret = dm_pci_bus_find_bdf(busdevfunc, &dev);
1014 if (ret)
1015 return;
Simon Glasscf01b5b2017-06-14 21:28:38 -06001016 ahci_init_one(uc_priv, dev);
Simon Glass6f9135b2015-11-29 13:18:06 -07001017# else
Simon Glasscf01b5b2017-06-14 21:28:38 -06001018 ahci_init_one(uc_priv, busdevfunc);
Simon Glass6f9135b2015-11-29 13:18:06 -07001019# endif
Simon Glasscf01b5b2017-06-14 21:28:38 -06001020#else
Simon Glasse0c419b2017-06-14 21:28:34 -06001021 uc_priv = probe_ent;
Simon Glasscf01b5b2017-06-14 21:28:38 -06001022#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001023
Simon Glass0a47bbb2017-06-14 21:28:36 -06001024 ahci_start_ports(uc_priv);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001025}
Simon Glass84fac542017-06-14 21:28:37 -06001026#endif
1027
1028#ifndef CONFIG_SCSI_AHCI_PLAT
1029# if defined(CONFIG_DM_PCI) || defined(CONFIG_DM_SCSI)
Michal Simek2d72d3c2017-11-02 15:53:56 +01001030int ahci_init_one_dm(struct udevice *dev)
Simon Glass84fac542017-06-14 21:28:37 -06001031{
Simon Glasscf01b5b2017-06-14 21:28:38 -06001032 struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
1033
1034 return ahci_init_one(uc_priv, dev);
Simon Glass84fac542017-06-14 21:28:37 -06001035}
1036#endif
1037#endif
1038
Michal Simek2d72d3c2017-11-02 15:53:56 +01001039int ahci_start_ports_dm(struct udevice *dev)
Simon Glass84fac542017-06-14 21:28:37 -06001040{
Simon Glasscf01b5b2017-06-14 21:28:38 -06001041 struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
Simon Glass84fac542017-06-14 21:28:37 -06001042
1043 return ahci_start_ports(uc_priv);
1044}
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001045
Rob Herringc2829ff2011-07-06 16:13:36 +00001046#ifdef CONFIG_SCSI_AHCI_PLAT
Simon Glasscf01b5b2017-06-14 21:28:38 -06001047static int ahci_init_common(struct ahci_uc_priv *uc_priv, void __iomem *base)
Rob Herringc2829ff2011-07-06 16:13:36 +00001048{
Simon Glasscf01b5b2017-06-14 21:28:38 -06001049 int rc;
Rob Herringc2829ff2011-07-06 16:13:36 +00001050
Simon Glasse0c419b2017-06-14 21:28:34 -06001051 uc_priv->host_flags = ATA_FLAG_SATA
Rob Herringc2829ff2011-07-06 16:13:36 +00001052 | ATA_FLAG_NO_LEGACY
1053 | ATA_FLAG_MMIO
1054 | ATA_FLAG_PIO_DMA
1055 | ATA_FLAG_NO_ATAPI;
Simon Glasse0c419b2017-06-14 21:28:34 -06001056 uc_priv->pio_mask = 0x1f;
1057 uc_priv->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */
Rob Herringc2829ff2011-07-06 16:13:36 +00001058
Simon Glasse0c419b2017-06-14 21:28:34 -06001059 uc_priv->mmio_base = base;
Rob Herringc2829ff2011-07-06 16:13:36 +00001060
1061 /* initialize adapter */
Simon Glasse0c419b2017-06-14 21:28:34 -06001062 rc = ahci_host_init(uc_priv);
Rob Herringc2829ff2011-07-06 16:13:36 +00001063 if (rc)
1064 goto err_out;
1065
Simon Glasse0c419b2017-06-14 21:28:34 -06001066 ahci_print_info(uc_priv);
Rob Herringc2829ff2011-07-06 16:13:36 +00001067
Simon Glass0a47bbb2017-06-14 21:28:36 -06001068 rc = ahci_start_ports(uc_priv);
Rob Herringc2829ff2011-07-06 16:13:36 +00001069
Rob Herringc2829ff2011-07-06 16:13:36 +00001070err_out:
1071 return rc;
1072}
Simon Glasscf01b5b2017-06-14 21:28:38 -06001073
1074#ifndef CONFIG_DM_SCSI
1075int ahci_init(void __iomem *base)
1076{
1077 struct ahci_uc_priv *uc_priv;
1078
1079 probe_ent = malloc(sizeof(struct ahci_uc_priv));
1080 if (!probe_ent) {
1081 printf("%s: No memory for uc_priv\n", __func__);
1082 return -ENOMEM;
1083 }
1084
1085 uc_priv = probe_ent;
1086 memset(uc_priv, 0, sizeof(struct ahci_uc_priv));
1087
1088 return ahci_init_common(uc_priv, base);
1089}
1090#endif
1091
1092int ahci_init_dm(struct udevice *dev, void __iomem *base)
1093{
1094 struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
1095
1096 return ahci_init_common(uc_priv, base);
1097}
Ian Campbell19349962014-03-07 01:20:56 +00001098
1099void __weak scsi_init(void)
1100{
1101}
1102
Simon Glasscf01b5b2017-06-14 21:28:38 -06001103#endif /* CONFIG_SCSI_AHCI_PLAT */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001104
Marc Jones49ec4b12012-10-29 05:24:02 +00001105/*
1106 * In the general case of generic rotating media it makes sense to have a
1107 * flush capability. It probably even makes sense in the case of SSDs because
1108 * one cannot always know for sure what kind of internal cache/flush mechanism
1109 * is embodied therein. At first it was planned to invoke this after the last
1110 * write to disk and before rebooting. In practice, knowing, a priori, which
1111 * is the last write is difficult. Because writing to the disk in u-boot is
1112 * very rare, this flush command will be invoked after every block write.
1113 */
Simon Glasse0c419b2017-06-14 21:28:34 -06001114static int ata_io_flush(struct ahci_uc_priv *uc_priv, u8 port)
Marc Jones49ec4b12012-10-29 05:24:02 +00001115{
1116 u8 fis[20];
Simon Glasse0c419b2017-06-14 21:28:34 -06001117 struct ahci_ioports *pp = &(uc_priv->port[port]);
Tang Yuantian3f262d02015-07-09 14:37:30 +08001118 void __iomem *port_mmio = pp->port_mmio;
Marc Jones49ec4b12012-10-29 05:24:02 +00001119 u32 cmd_fis_len = 5; /* five dwords */
1120
1121 /* Preset the FIS */
1122 memset(fis, 0, 20);
1123 fis[0] = 0x27; /* Host to device FIS. */
1124 fis[1] = 1 << 7; /* Command FIS. */
Walter Murphyd1cb64b2012-10-29 05:24:03 +00001125 fis[2] = ATA_CMD_FLUSH_EXT;
Marc Jones49ec4b12012-10-29 05:24:02 +00001126
1127 memcpy((unsigned char *)pp->cmd_tbl, fis, 20);
1128 ahci_fill_cmd_slot(pp, cmd_fis_len);
Tang Yuantian93b99e02016-04-14 16:21:00 +08001129 ahci_dcache_flush_sata_cmd(pp);
Marc Jones49ec4b12012-10-29 05:24:02 +00001130 writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
1131
1132 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
1133 WAIT_MS_FLUSH, 0x1)) {
1134 debug("scsi_ahci: flush command timeout on port %d.\n", port);
1135 return -EIO;
1136 }
1137
1138 return 0;
1139}
1140
Simon Glass23123c62017-06-14 21:28:42 -06001141static int ahci_scsi_bus_reset(struct udevice *dev)
1142{
1143 /* Not implemented */
1144
1145 return 0;
1146}
1147
Simon Glassc4dfa892017-06-14 21:28:43 -06001148#ifdef CONFIG_DM_SCSI
Simon Glassc6b44302017-06-14 21:28:46 -06001149int ahci_bind_scsi(struct udevice *ahci_dev, struct udevice **devp)
1150{
1151 struct udevice *dev;
1152 int ret;
1153
1154 ret = device_bind_driver(ahci_dev, "ahci_scsi", "ahci_scsi", &dev);
1155 if (ret)
1156 return ret;
1157 *devp = dev;
1158
1159 return 0;
1160}
1161
Simon Glass89e7d972017-07-04 13:31:18 -06001162int ahci_probe_scsi(struct udevice *ahci_dev, ulong base)
Simon Glassc6b44302017-06-14 21:28:46 -06001163{
Simon Glassc6b44302017-06-14 21:28:46 -06001164 struct ahci_uc_priv *uc_priv;
Simon Glassb75b15b2020-12-03 16:55:23 -07001165 struct scsi_plat *uc_plat;
Simon Glassc6b44302017-06-14 21:28:46 -06001166 struct udevice *dev;
1167 int ret;
1168
1169 device_find_first_child(ahci_dev, &dev);
1170 if (!dev)
1171 return -ENODEV;
Simon Glass71fa5b42020-12-03 16:55:18 -07001172 uc_plat = dev_get_uclass_plat(dev);
Simon Glass89e7d972017-07-04 13:31:18 -06001173 uc_plat->base = base;
Simon Glassc6b44302017-06-14 21:28:46 -06001174 uc_plat->max_lun = 1;
1175 uc_plat->max_id = 2;
Simon Glass89e7d972017-07-04 13:31:18 -06001176
1177 uc_priv = dev_get_uclass_priv(ahci_dev);
Simon Glassc6b44302017-06-14 21:28:46 -06001178 ret = ahci_init_one(uc_priv, dev);
1179 if (ret)
1180 return ret;
1181 ret = ahci_start_ports(uc_priv);
1182 if (ret)
1183 return ret;
Simon Glassc6b44302017-06-14 21:28:46 -06001184
Park, Aiden1d5a1aa2019-08-20 16:47:42 +00001185 /*
1186 * scsi_scan_dev() scans devices up-to the number of max_id.
1187 * Update max_id if the number of detected ports exceeds max_id.
1188 * This allows SCSI to scan all detected ports.
1189 */
1190 uc_plat->max_id = max_t(unsigned long, uc_priv->n_ports,
1191 uc_plat->max_id);
Suneel Garapati2dcfb242021-03-25 17:07:36 -07001192 /* If port count is less than max_id, update max_id */
1193 if (uc_priv->n_ports < uc_plat->max_id)
1194 uc_plat->max_id = uc_priv->n_ports;
Park, Aiden1d5a1aa2019-08-20 16:47:42 +00001195
Simon Glassc6b44302017-06-14 21:28:46 -06001196 return 0;
1197}
1198
Simon Glass89e7d972017-07-04 13:31:18 -06001199#ifdef CONFIG_DM_PCI
1200int ahci_probe_scsi_pci(struct udevice *ahci_dev)
1201{
1202 ulong base;
Suneel Garapatib2708552019-10-19 17:48:25 -07001203 u16 vendor, device;
Simon Glass89e7d972017-07-04 13:31:18 -06001204
1205 base = (ulong)dm_pci_map_bar(ahci_dev, PCI_BASE_ADDRESS_5,
1206 PCI_REGION_MEM);
1207
Suneel Garapatib2708552019-10-19 17:48:25 -07001208 /*
1209 * Note:
1210 * Right now, we have only one quirk here, which is not enough to
1211 * introduce a new Kconfig option to select this. Once we have more
1212 * quirks in this AHCI code, we should add a Kconfig option for
1213 * this though.
1214 */
1215 dm_pci_read_config16(ahci_dev, PCI_VENDOR_ID, &vendor);
1216 dm_pci_read_config16(ahci_dev, PCI_DEVICE_ID, &device);
1217
1218 if (vendor == PCI_VENDOR_ID_CAVIUM &&
1219 device == PCI_DEVICE_ID_CAVIUM_SATA)
1220 base = (uintptr_t)dm_pci_map_bar(ahci_dev, PCI_BASE_ADDRESS_0,
1221 PCI_REGION_MEM);
Simon Glass89e7d972017-07-04 13:31:18 -06001222 return ahci_probe_scsi(ahci_dev, base);
1223}
1224#endif
1225
Simon Glassc4dfa892017-06-14 21:28:43 -06001226struct scsi_ops scsi_ops = {
1227 .exec = ahci_scsi_exec,
1228 .bus_reset = ahci_scsi_bus_reset,
1229};
Simon Glassc6b44302017-06-14 21:28:46 -06001230
1231U_BOOT_DRIVER(ahci_scsi) = {
1232 .name = "ahci_scsi",
1233 .id = UCLASS_SCSI,
1234 .ops = &scsi_ops,
1235};
Simon Glassc4dfa892017-06-14 21:28:43 -06001236#else
Simon Glass23123c62017-06-14 21:28:42 -06001237int scsi_exec(struct udevice *dev, struct scsi_cmd *pccb)
1238{
1239 return ahci_scsi_exec(dev, pccb);
1240}
Marc Jones49ec4b12012-10-29 05:24:02 +00001241
Simon Glass11b2b622017-06-14 21:28:40 -06001242__weak int scsi_bus_reset(struct udevice *dev)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001243{
Simon Glass23123c62017-06-14 21:28:42 -06001244 return ahci_scsi_bus_reset(dev);
Simon Glass11b2b622017-06-14 21:28:40 -06001245
1246 return 0;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001247}
Simon Glassc4dfa892017-06-14 21:28:43 -06001248#endif