Heiko Schocher | 0572982 | 2015-05-18 13:32:31 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013 Boundary Devices |
| 3 | * |
| 4 | * SPDX-License-Identifier: GPL-2.0+ |
| 5 | */ |
| 6 | /* ZQ Calibration */ |
| 7 | DATA 4, MX6_MMDC_P0_MPZQHWCTRL, 0xa1390003 |
| 8 | DATA 4, MX6_MMDC_P0_MPWLDECTRL0, 0x001F001F |
| 9 | DATA 4, MX6_MMDC_P0_MPWLDECTRL1, 0x001F001F |
| 10 | DATA 4, MX6_MMDC_P1_MPWLDECTRL0, 0x001F001F |
| 11 | DATA 4, MX6_MMDC_P1_MPWLDECTRL1, 0x001F001F |
| 12 | /* |
| 13 | * DQS gating, read delay, write delay calibration values |
| 14 | */ |
| 15 | DATA 4, MX6_MMDC_P0_MPDGCTRL0, 0x42190217 |
| 16 | DATA 4, MX6_MMDC_P0_MPDGCTRL1, 0x017B017B |
| 17 | DATA 4, MX6_MMDC_P1_MPDGCTRL0, 0x4176017B |
| 18 | DATA 4, MX6_MMDC_P1_MPDGCTRL1, 0x015F016C |
| 19 | DATA 4, MX6_MMDC_P0_MPRDDLCTL, 0x4C4C4D4C |
| 20 | DATA 4, MX6_MMDC_P1_MPRDDLCTL, 0x4A4D4C48 |
| 21 | DATA 4, MX6_MMDC_P0_MPWRDLCTL, 0x3F3F3F40 |
| 22 | DATA 4, MX6_MMDC_P1_MPWRDLCTL, 0x3538382E |
| 23 | /* read data bit delay */ |
| 24 | DATA 4, MX6_MMDC_P0_MPRDDQBY0DL, 0x33333333 |
| 25 | DATA 4, MX6_MMDC_P0_MPRDDQBY1DL, 0x33333333 |
| 26 | DATA 4, MX6_MMDC_P0_MPRDDQBY2DL, 0x33333333 |
| 27 | DATA 4, MX6_MMDC_P0_MPRDDQBY3DL, 0x33333333 |
| 28 | DATA 4, MX6_MMDC_P1_MPRDDQBY0DL, 0x33333333 |
| 29 | DATA 4, MX6_MMDC_P1_MPRDDQBY1DL, 0x33333333 |
| 30 | DATA 4, MX6_MMDC_P1_MPRDDQBY2DL, 0x33333333 |
| 31 | DATA 4, MX6_MMDC_P1_MPRDDQBY3DL, 0x33333333 |
| 32 | /* Complete calibration by forced measurment */ |
| 33 | DATA 4, MX6_MMDC_P0_MPMUR0, 0x00000800 |
| 34 | DATA 4, MX6_MMDC_P1_MPMUR0, 0x00000800 |
| 35 | /* in DDR3, 64-bit mode, only MMDC0 is initiated */ |
| 36 | DATA 4, MX6_MMDC_P0_MDPDC, 0x00020025 |
| 37 | DATA 4, MX6_MMDC_P0_MDOTC, 0x00333030 |
| 38 | DATA 4, MX6_MMDC_P0_MDCFG0, 0x676B5313 |
| 39 | DATA 4, MX6_MMDC_P0_MDCFG1, 0xB66E8B63 |
| 40 | DATA 4, MX6_MMDC_P0_MDCFG2, 0x01FF00DB |
| 41 | DATA 4, MX6_MMDC_P0_MDMISC, 0x00001740 |
| 42 | DATA 4, MX6_MMDC_P0_MDSCR, 0x00008000 |
| 43 | DATA 4, MX6_MMDC_P0_MDRWD, 0x000026d2 |
| 44 | DATA 4, MX6_MMDC_P0_MDOR, 0x006B1023 |
| 45 | DATA 4, MX6_MMDC_P0_MDASP, 0x00000027 |
| 46 | DATA 4, MX6_MMDC_P0_MDCTL, 0x84190000 |
| 47 | |
| 48 | DATA 4, MX6_MMDC_P0_MDSCR, 0x04008032 |
| 49 | DATA 4, MX6_MMDC_P0_MDSCR, 0x00008033 |
| 50 | DATA 4, MX6_MMDC_P0_MDSCR, 0x00048031 |
| 51 | DATA 4, MX6_MMDC_P0_MDSCR, 0x05208030 |
| 52 | DATA 4, MX6_MMDC_P0_MDSCR, 0x04008040 |
| 53 | |
| 54 | /* final ddr setup */ |
| 55 | DATA 4, MX6_MMDC_P0_MDREF, 0x00005800 |
| 56 | DATA 4, MX6_MMDC_P0_MPODTCTRL, 0x00011117 |
| 57 | DATA 4, MX6_MMDC_P1_MPODTCTRL, 0x00011117 |
| 58 | DATA 4, MX6_MMDC_P0_MDPDC, 0x00025565 |
| 59 | DATA 4, MX6_MMDC_P0_MAPSR, 0x00011006 |
| 60 | DATA 4, MX6_MMDC_P0_MDSCR, 0x00000000 |