blob: 5462532be63ce82c73e94696e2d254575f17bfca [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleming60ca78b2011-04-07 21:56:05 -05002/*
3 * Micrel PHY drivers
4 *
Andy Fleming60ca78b2011-04-07 21:56:05 -05005 * Copyright 2010-2011 Freescale Semiconductor, Inc.
6 * author Andy Fleming
David Andreyf0d83c42013-02-06 22:18:37 +01007 * (C) 2012 NetModule AG, David Andrey, added KSZ9031
Alexandru Gagniuc757bb672017-07-07 11:36:57 -07008 * (C) Copyright 2017 Adaptrum, Inc.
9 * Written by Alexandru Gagniuc <alex.g@adaptrum.com> for Adaptrum, Inc.
Andy Fleming60ca78b2011-04-07 21:56:05 -050010 */
Philipp Tomsich2e1ba7d2017-09-11 22:04:14 +020011
Troy Kisky80b6b092012-02-07 14:08:48 +000012#include <config.h>
13#include <common.h>
Marek Vasut1005ce52015-12-05 17:41:58 +010014#include <dm.h>
15#include <errno.h>
Troy Kisky80b6b092012-02-07 14:08:48 +000016#include <micrel.h>
Andy Fleming60ca78b2011-04-07 21:56:05 -050017#include <phy.h>
18
Pavel Machek5f022112014-09-09 14:26:51 +020019/*
David Andreyf0d83c42013-02-06 22:18:37 +010020 * KSZ9021 - KSZ9031 common
21 */
22
23#define MII_KSZ90xx_PHY_CTL 0x1f
24#define MIIM_KSZ90xx_PHYCTL_1000 (1 << 6)
25#define MIIM_KSZ90xx_PHYCTL_100 (1 << 5)
26#define MIIM_KSZ90xx_PHYCTL_10 (1 << 4)
27#define MIIM_KSZ90xx_PHYCTL_DUPLEX (1 << 3)
28
Alexandru Gagniuc757bb672017-07-07 11:36:57 -070029/* KSZ9021 PHY Registers */
30#define MII_KSZ9021_EXTENDED_CTRL 0x0b
31#define MII_KSZ9021_EXTENDED_DATAW 0x0c
32#define MII_KSZ9021_EXTENDED_DATAR 0x0d
33
34#define CTRL1000_PREFER_MASTER (1 << 10)
35#define CTRL1000_CONFIG_MASTER (1 << 11)
36#define CTRL1000_MANUAL_CONFIG (1 << 12)
37
38/* KSZ9031 PHY Registers */
39#define MII_KSZ9031_MMD_ACCES_CTRL 0x0d
40#define MII_KSZ9031_MMD_REG_DATA 0x0e
41
David Andreyf0d83c42013-02-06 22:18:37 +010042static int ksz90xx_startup(struct phy_device *phydev)
43{
44 unsigned phy_ctl;
Michal Simek5ff89662016-05-18 12:46:12 +020045 int ret;
46
47 ret = genphy_update_link(phydev);
48 if (ret)
49 return ret;
50
David Andreyf0d83c42013-02-06 22:18:37 +010051 phy_ctl = phy_read(phydev, MDIO_DEVAD_NONE, MII_KSZ90xx_PHY_CTL);
52
53 if (phy_ctl & MIIM_KSZ90xx_PHYCTL_DUPLEX)
54 phydev->duplex = DUPLEX_FULL;
55 else
56 phydev->duplex = DUPLEX_HALF;
57
58 if (phy_ctl & MIIM_KSZ90xx_PHYCTL_1000)
59 phydev->speed = SPEED_1000;
60 else if (phy_ctl & MIIM_KSZ90xx_PHYCTL_100)
61 phydev->speed = SPEED_100;
62 else if (phy_ctl & MIIM_KSZ90xx_PHYCTL_10)
63 phydev->speed = SPEED_10;
64 return 0;
65}
David Andreyf0d83c42013-02-06 22:18:37 +010066
Marek Vasut1005ce52015-12-05 17:41:58 +010067/* Common OF config bits for KSZ9021 and KSZ9031 */
Marek Vasut1005ce52015-12-05 17:41:58 +010068#ifdef CONFIG_DM_ETH
69struct ksz90x1_reg_field {
70 const char *name;
71 const u8 size; /* Size of the bitfield, in bits */
72 const u8 off; /* Offset from bit 0 */
73 const u8 dflt; /* Default value */
74};
75
76struct ksz90x1_ofcfg {
77 const u16 reg;
78 const u16 devad;
79 const struct ksz90x1_reg_field *grp;
80 const u16 grpsz;
81};
82
83static const struct ksz90x1_reg_field ksz90x1_rxd_grp[] = {
84 { "rxd0-skew-ps", 4, 0, 0x7 }, { "rxd1-skew-ps", 4, 4, 0x7 },
85 { "rxd2-skew-ps", 4, 8, 0x7 }, { "rxd3-skew-ps", 4, 12, 0x7 }
86};
87
88static const struct ksz90x1_reg_field ksz90x1_txd_grp[] = {
89 { "txd0-skew-ps", 4, 0, 0x7 }, { "txd1-skew-ps", 4, 4, 0x7 },
90 { "txd2-skew-ps", 4, 8, 0x7 }, { "txd3-skew-ps", 4, 12, 0x7 },
91};
92
Alexandru Gagniuc757bb672017-07-07 11:36:57 -070093static const struct ksz90x1_reg_field ksz9021_clk_grp[] = {
94 { "txen-skew-ps", 4, 0, 0x7 }, { "txc-skew-ps", 4, 4, 0x7 },
95 { "rxdv-skew-ps", 4, 8, 0x7 }, { "rxc-skew-ps", 4, 12, 0x7 },
96};
97
98static const struct ksz90x1_reg_field ksz9031_ctl_grp[] = {
99 { "txen-skew-ps", 4, 0, 0x7 }, { "rxdv-skew-ps", 4, 4, 0x7 }
100};
101
102static const struct ksz90x1_reg_field ksz9031_clk_grp[] = {
103 { "rxc-skew-ps", 5, 0, 0xf }, { "txc-skew-ps", 5, 5, 0xf }
104};
105
Marek Vasut1005ce52015-12-05 17:41:58 +0100106static int ksz90x1_of_config_group(struct phy_device *phydev,
107 struct ksz90x1_ofcfg *ofcfg)
108{
109 struct udevice *dev = phydev->dev;
110 struct phy_driver *drv = phydev->drv;
Dinh Nguyen826df7a2016-01-27 15:46:00 -0600111 const int ps_to_regval = 60;
Marek Vasut1005ce52015-12-05 17:41:58 +0100112 int val[4];
113 int i, changed = 0, offset, max;
114 u16 regval = 0;
115
116 if (!drv || !drv->writeext)
117 return -EOPNOTSUPP;
118
119 for (i = 0; i < ofcfg->grpsz; i++) {
Philipp Tomsich2e1ba7d2017-09-11 22:04:14 +0200120 val[i] = dev_read_u32_default(dev, ofcfg->grp[i].name, ~0);
Marek Vasut1005ce52015-12-05 17:41:58 +0100121 offset = ofcfg->grp[i].off;
122 if (val[i] == -1) {
123 /* Default register value for KSZ9021 */
124 regval |= ofcfg->grp[i].dflt << offset;
125 } else {
126 changed = 1; /* Value was changed in OF */
127 /* Calculate the register value and fix corner cases */
128 if (val[i] > ps_to_regval * 0xf) {
129 max = (1 << ofcfg->grp[i].size) - 1;
130 regval |= max << offset;
131 } else {
132 regval |= (val[i] / ps_to_regval) << offset;
133 }
134 }
135 }
136
137 if (!changed)
138 return 0;
139
140 return drv->writeext(phydev, 0, ofcfg->devad, ofcfg->reg, regval);
141}
Marek Vasut1005ce52015-12-05 17:41:58 +0100142
143static int ksz9021_of_config(struct phy_device *phydev)
144{
145 struct ksz90x1_ofcfg ofcfg[] = {
146 { MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW, 0, ksz90x1_rxd_grp, 4 },
147 { MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW, 0, ksz90x1_txd_grp, 4 },
148 { MII_KSZ9021_EXT_RGMII_CLOCK_SKEW, 0, ksz9021_clk_grp, 4 },
149 };
150 int i, ret = 0;
151
Marek Vasut0c766302016-11-14 15:08:42 +0100152 for (i = 0; i < ARRAY_SIZE(ofcfg); i++) {
Marek Vasut1005ce52015-12-05 17:41:58 +0100153 ret = ksz90x1_of_config_group(phydev, &(ofcfg[i]));
154 if (ret)
155 return ret;
Marek Vasut0c766302016-11-14 15:08:42 +0100156 }
Marek Vasut1005ce52015-12-05 17:41:58 +0100157
158 return 0;
159}
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700160
161static int ksz9031_of_config(struct phy_device *phydev)
162{
163 struct ksz90x1_ofcfg ofcfg[] = {
164 { MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW, 2, ksz9031_ctl_grp, 2 },
165 { MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW, 2, ksz90x1_rxd_grp, 4 },
166 { MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW, 2, ksz90x1_txd_grp, 4 },
167 { MII_KSZ9031_EXT_RGMII_CLOCK_SKEW, 2, ksz9031_clk_grp, 2 },
168 };
169 int i, ret = 0;
170
171 for (i = 0; i < ARRAY_SIZE(ofcfg); i++) {
172 ret = ksz90x1_of_config_group(phydev, &(ofcfg[i]));
173 if (ret)
174 return ret;
175 }
176
177 return 0;
178}
179
180static int ksz9031_center_flp_timing(struct phy_device *phydev)
181{
182 struct phy_driver *drv = phydev->drv;
183 int ret = 0;
184
185 if (!drv || !drv->writeext)
186 return -EOPNOTSUPP;
187
188 ret = drv->writeext(phydev, 0, 0, MII_KSZ9031_FLP_BURST_TX_LO, 0x1A80);
189 if (ret)
190 return ret;
191
192 ret = drv->writeext(phydev, 0, 0, MII_KSZ9031_FLP_BURST_TX_HI, 0x6);
193 return ret;
194}
195
196#else /* !CONFIG_DM_ETH */
Marek Vasut1005ce52015-12-05 17:41:58 +0100197static int ksz9021_of_config(struct phy_device *phydev)
198{
199 return 0;
200}
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700201
202static int ksz9031_of_config(struct phy_device *phydev)
203{
204 return 0;
205}
206
207static int ksz9031_center_flp_timing(struct phy_device *phydev)
208{
209 return 0;
210}
Marek Vasut1005ce52015-12-05 17:41:58 +0100211#endif
212
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700213/*
214 * KSZ9021
215 */
Troy Kisky80b6b092012-02-07 14:08:48 +0000216int ksz9021_phy_extended_write(struct phy_device *phydev, int regnum, u16 val)
217{
218 /* extended registers */
219 phy_write(phydev, MDIO_DEVAD_NONE,
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700220 MII_KSZ9021_EXTENDED_CTRL, regnum | 0x8000);
Troy Kisky80b6b092012-02-07 14:08:48 +0000221 return phy_write(phydev, MDIO_DEVAD_NONE,
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700222 MII_KSZ9021_EXTENDED_DATAW, val);
Troy Kisky80b6b092012-02-07 14:08:48 +0000223}
224
225int ksz9021_phy_extended_read(struct phy_device *phydev, int regnum)
226{
227 /* extended registers */
228 phy_write(phydev, MDIO_DEVAD_NONE, MII_KSZ9021_EXTENDED_CTRL, regnum);
229 return phy_read(phydev, MDIO_DEVAD_NONE, MII_KSZ9021_EXTENDED_DATAR);
230}
231
Stefano Babica8aa2992013-09-02 15:42:31 +0200232
233static int ksz9021_phy_extread(struct phy_device *phydev, int addr, int devaddr,
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700234 int regnum)
Stefano Babica8aa2992013-09-02 15:42:31 +0200235{
236 return ksz9021_phy_extended_read(phydev, regnum);
237}
238
239static int ksz9021_phy_extwrite(struct phy_device *phydev, int addr,
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700240 int devaddr, int regnum, u16 val)
Stefano Babica8aa2992013-09-02 15:42:31 +0200241{
242 return ksz9021_phy_extended_write(phydev, regnum, val);
243}
244
Troy Kisky80b6b092012-02-07 14:08:48 +0000245static int ksz9021_config(struct phy_device *phydev)
246{
247 unsigned ctrl1000 = 0;
248 const unsigned master = CTRL1000_PREFER_MASTER |
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700249 CTRL1000_CONFIG_MASTER | CTRL1000_MANUAL_CONFIG;
Troy Kisky80b6b092012-02-07 14:08:48 +0000250 unsigned features = phydev->drv->features;
Marek Vasut1005ce52015-12-05 17:41:58 +0100251 int ret;
252
253 ret = ksz9021_of_config(phydev);
254 if (ret)
255 return ret;
Troy Kisky80b6b092012-02-07 14:08:48 +0000256
Simon Glass64b723f2017-08-03 12:22:12 -0600257 if (env_get("disable_giga"))
Troy Kisky80b6b092012-02-07 14:08:48 +0000258 features &= ~(SUPPORTED_1000baseT_Half |
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700259 SUPPORTED_1000baseT_Full);
Troy Kisky80b6b092012-02-07 14:08:48 +0000260 /* force master mode for 1000BaseT due to chip errata */
261 if (features & SUPPORTED_1000baseT_Half)
262 ctrl1000 |= ADVERTISE_1000HALF | master;
263 if (features & SUPPORTED_1000baseT_Full)
264 ctrl1000 |= ADVERTISE_1000FULL | master;
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700265 phydev->advertising = features;
266 phydev->supported = features;
Troy Kisky80b6b092012-02-07 14:08:48 +0000267 phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, ctrl1000);
268 genphy_config_aneg(phydev);
269 genphy_restart_aneg(phydev);
270 return 0;
271}
272
Troy Kisky80b6b092012-02-07 14:08:48 +0000273static struct phy_driver ksz9021_driver = {
274 .name = "Micrel ksz9021",
275 .uid = 0x221610,
276 .mask = 0xfffff0,
277 .features = PHY_GBIT_FEATURES,
278 .config = &ksz9021_config,
David Andreyf0d83c42013-02-06 22:18:37 +0100279 .startup = &ksz90xx_startup,
Troy Kisky80b6b092012-02-07 14:08:48 +0000280 .shutdown = &genphy_shutdown,
Stefano Babica8aa2992013-09-02 15:42:31 +0200281 .writeext = &ksz9021_phy_extwrite,
282 .readext = &ksz9021_phy_extread,
Troy Kisky80b6b092012-02-07 14:08:48 +0000283};
284
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700285/*
David Andreyf0d83c42013-02-06 22:18:37 +0100286 * KSZ9031
287 */
SARTRE Leoeaf68ac2013-04-30 16:57:25 +0200288int ksz9031_phy_extended_write(struct phy_device *phydev,
289 int devaddr, int regnum, u16 mode, u16 val)
290{
291 /*select register addr for mmd*/
292 phy_write(phydev, MDIO_DEVAD_NONE,
293 MII_KSZ9031_MMD_ACCES_CTRL, devaddr);
294 /*select register for mmd*/
295 phy_write(phydev, MDIO_DEVAD_NONE,
296 MII_KSZ9031_MMD_REG_DATA, regnum);
297 /*setup mode*/
298 phy_write(phydev, MDIO_DEVAD_NONE,
299 MII_KSZ9031_MMD_ACCES_CTRL, (mode | devaddr));
300 /*write the value*/
301 return phy_write(phydev, MDIO_DEVAD_NONE,
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700302 MII_KSZ9031_MMD_REG_DATA, val);
SARTRE Leoeaf68ac2013-04-30 16:57:25 +0200303}
304
305int ksz9031_phy_extended_read(struct phy_device *phydev, int devaddr,
306 int regnum, u16 mode)
307{
308 phy_write(phydev, MDIO_DEVAD_NONE,
309 MII_KSZ9031_MMD_ACCES_CTRL, devaddr);
310 phy_write(phydev, MDIO_DEVAD_NONE,
311 MII_KSZ9031_MMD_REG_DATA, regnum);
312 phy_write(phydev, MDIO_DEVAD_NONE,
313 MII_KSZ9031_MMD_ACCES_CTRL, (devaddr | mode));
314 return phy_read(phydev, MDIO_DEVAD_NONE, MII_KSZ9031_MMD_REG_DATA);
315}
316
Stefano Babica8aa2992013-09-02 15:42:31 +0200317static int ksz9031_phy_extread(struct phy_device *phydev, int addr, int devaddr,
318 int regnum)
319{
320 return ksz9031_phy_extended_read(phydev, devaddr, regnum,
321 MII_KSZ9031_MOD_DATA_NO_POST_INC);
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700322}
Stefano Babica8aa2992013-09-02 15:42:31 +0200323
324static int ksz9031_phy_extwrite(struct phy_device *phydev, int addr,
325 int devaddr, int regnum, u16 val)
326{
327 return ksz9031_phy_extended_write(phydev, devaddr, regnum,
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700328 MII_KSZ9031_MOD_DATA_POST_INC_RW, val);
329}
Stefano Babica8aa2992013-09-02 15:42:31 +0200330
Marek Vasut1005ce52015-12-05 17:41:58 +0100331static int ksz9031_config(struct phy_device *phydev)
332{
333 int ret;
Sebastien Bourdelin3a6e0332017-07-28 15:59:22 -0400334
Marek Vasut1005ce52015-12-05 17:41:58 +0100335 ret = ksz9031_of_config(phydev);
336 if (ret)
337 return ret;
Ash Charles3f55bb62016-10-21 17:31:33 -0400338 ret = ksz9031_center_flp_timing(phydev);
339 if (ret)
340 return ret;
Sebastien Bourdelin3a6e0332017-07-28 15:59:22 -0400341
342 /* add an option to disable the gigabit feature of this PHY */
Simon Glass64b723f2017-08-03 12:22:12 -0600343 if (env_get("disable_giga")) {
Sebastien Bourdelin3a6e0332017-07-28 15:59:22 -0400344 unsigned features;
345 unsigned bmcr;
346
347 /* disable speed 1000 in features supported by the PHY */
348 features = phydev->drv->features;
349 features &= ~(SUPPORTED_1000baseT_Half |
350 SUPPORTED_1000baseT_Full);
351 phydev->advertising = phydev->supported = features;
352
353 /* disable speed 1000 in Basic Control Register */
354 bmcr = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
355 bmcr &= ~(1 << 6);
356 phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, bmcr);
357
358 /* disable speed 1000 in 1000Base-T Control Register */
359 phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, 0);
360
361 /* start autoneg */
362 genphy_config_aneg(phydev);
363 genphy_restart_aneg(phydev);
364
365 return 0;
366 }
367
Marek Vasut1005ce52015-12-05 17:41:58 +0100368 return genphy_config(phydev);
369}
Stefano Babica8aa2992013-09-02 15:42:31 +0200370
David Andreyf0d83c42013-02-06 22:18:37 +0100371static struct phy_driver ksz9031_driver = {
372 .name = "Micrel ksz9031",
373 .uid = 0x221620,
Stefano Babicd9e36ad2013-09-02 15:42:29 +0200374 .mask = 0xfffff0,
David Andreyf0d83c42013-02-06 22:18:37 +0100375 .features = PHY_GBIT_FEATURES,
Marek Vasut1005ce52015-12-05 17:41:58 +0100376 .config = &ksz9031_config,
David Andreyf0d83c42013-02-06 22:18:37 +0100377 .startup = &ksz90xx_startup,
378 .shutdown = &genphy_shutdown,
Stefano Babica8aa2992013-09-02 15:42:31 +0200379 .writeext = &ksz9031_phy_extwrite,
380 .readext = &ksz9031_phy_extread,
David Andreyf0d83c42013-02-06 22:18:37 +0100381};
382
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700383int phy_micrel_ksz90x1_init(void)
Andy Fleming60ca78b2011-04-07 21:56:05 -0500384{
Troy Kisky80b6b092012-02-07 14:08:48 +0000385 phy_register(&ksz9021_driver);
David Andreyf0d83c42013-02-06 22:18:37 +0100386 phy_register(&ksz9031_driver);
Andy Fleming60ca78b2011-04-07 21:56:05 -0500387 return 0;
388}