wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2004, Psyent Corporation <www.psyent.com> |
| 3 | * Scott McNutt <smcnutt@psyent.com> |
| 4 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __CONFIG_H |
| 9 | #define __CONFIG_H |
| 10 | |
| 11 | /*------------------------------------------------------------------------ |
| 12 | * BOARD/CPU |
| 13 | *----------------------------------------------------------------------*/ |
| 14 | #define CONFIG_PK1C20 1 /* PK1C20 board */ |
| 15 | #define CONFIG_SYS_CLK_FREQ 50000000 /* 50 MHz core clk */ |
| 16 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 17 | #define CONFIG_SYS_RESET_ADDR 0x00000000 /* Hard-reset address */ |
| 18 | #define CONFIG_SYS_EXCEPTION_ADDR 0x01000020 /* Exception entry point*/ |
| 19 | #define CONFIG_SYS_NIOS_SYSID_BASE 0x021208b8 /* System id address */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 20 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* enable early board-spec. init*/ |
| 21 | |
| 22 | /*------------------------------------------------------------------------ |
| 23 | * CACHE -- the following will support II/s and II/f. The II/s does not |
| 24 | * have dcache, so the cache instructions will behave as NOPs. |
| 25 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 26 | #define CONFIG_SYS_ICACHE_SIZE 4096 /* 4 KByte total */ |
| 27 | #define CONFIG_SYS_ICACHELINE_SIZE 32 /* 32 bytes/line */ |
| 28 | #define CONFIG_SYS_DCACHE_SIZE 2048 /* 2 KByte (II/f) */ |
| 29 | #define CONFIG_SYS_DCACHELINE_SIZE 4 /* 4 bytes/line (II/f) */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 30 | |
| 31 | /*------------------------------------------------------------------------ |
| 32 | * MEMORY BASE ADDRESSES |
| 33 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 34 | #define CONFIG_SYS_FLASH_BASE 0x00000000 /* FLASH base addr */ |
| 35 | #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* 8 MByte */ |
| 36 | #define CONFIG_SYS_SDRAM_BASE 0x01000000 /* SDRAM base addr */ |
| 37 | #define CONFIG_SYS_SDRAM_SIZE 0x01000000 /* 16 MByte */ |
| 38 | #define CONFIG_SYS_SRAM_BASE 0x02000000 /* SRAM base addr */ |
| 39 | #define CONFIG_SYS_SRAM_SIZE 0x00100000 /* 1 MB (only 1M mapped)*/ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 40 | |
| 41 | /*------------------------------------------------------------------------ |
| 42 | * MEMORY ORGANIZATION |
| 43 | * -Monitor at top. |
| 44 | * -The heap is placed below the monitor. |
| 45 | * -Global data is placed below the heap. |
| 46 | * -The stack is placed below global data (&grows down). |
| 47 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 48 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 128k */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 49 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024) |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 50 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 51 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 52 | #define CONFIG_SYS_MALLOC_BASE (CONFIG_SYS_MONITOR_BASE - CONFIG_SYS_MALLOC_LEN) |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 53 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_MALLOC_BASE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 54 | #define CONFIG_SYS_INIT_SP CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 55 | |
| 56 | /*------------------------------------------------------------------------ |
| 57 | * FLASH (AM29LV065D) |
| 58 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 59 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max # sects per bank */ |
| 60 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max # of flash banks */ |
| 61 | #define CONFIG_SYS_FLASH_ERASE_TOUT 8000 /* Erase timeout (msec) */ |
| 62 | #define CONFIG_SYS_FLASH_WRITE_TOUT 100 /* Write timeout (msec) */ |
| 63 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned char /* flash word size */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 64 | |
| 65 | /*------------------------------------------------------------------------ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 66 | * ENVIRONMENT -- Put environment in sector CONFIG_SYS_MONITOR_LEN above |
| 67 | * CONFIG_SYS_RESET_ADDR, since we assume the monitor is stored at the |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 68 | * reset address, no? This will keep the environment in user region |
| 69 | * of flash. NOTE: the monitor length must be multiple of sector size |
| 70 | * (which is common practice). |
| 71 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 72 | #define CONFIG_ENV_IS_IN_FLASH 1 /* Environment in flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 73 | #define CONFIG_ENV_SIZE (64 * 1024) /* 64 KByte (1 sector) */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 74 | #define CONFIG_ENV_OVERWRITE /* Serial change Ok */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 75 | #define CONFIG_ENV_ADDR (CONFIG_SYS_RESET_ADDR + CONFIG_SYS_MONITOR_LEN) |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 76 | |
| 77 | /*------------------------------------------------------------------------ |
| 78 | * CONSOLE |
| 79 | *----------------------------------------------------------------------*/ |
Scott McNutt | 4a88982 | 2010-03-19 19:03:28 -0400 | [diff] [blame] | 80 | #define CONFIG_ALTERA_UART 1 /* Use altera uart */ |
| 81 | #if defined(CONFIG_ALTERA_JTAG_UART) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 82 | #define CONFIG_SYS_NIOS_CONSOLE 0x021208b0 /* JTAG UART base addr */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 83 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 84 | #define CONFIG_SYS_NIOS_CONSOLE 0x02120840 /* UART base addr */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 85 | #endif |
| 86 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 87 | #define CONFIG_SYS_NIOS_FIXEDBAUD 1 /* Baudrate is fixed */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 88 | #define CONFIG_BAUDRATE 115200 /* Initial baudrate */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 89 | #define CONFIG_SYS_BAUDRATE_TABLE {115200} /* It's fixed ;-) */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 90 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* Suppress console info*/ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 92 | |
| 93 | /*------------------------------------------------------------------------ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | * EPCS Device -- wne CONFIG_SYS_NIOS_EPCSBASE is defined code/commands for |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 95 | * epcs device access is enabled. The base address is the epcs |
| 96 | * _register_ base address, NOT THE ADDRESS OF THE MEMORY BLOCK. |
Scott McNutt | 008fb01 | 2006-06-08 12:03:21 -0400 | [diff] [blame] | 97 | * The register base is currently at offset 0x600 from the memory base. |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 98 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 99 | #define CONFIG_SYS_NIOS_EPCSBASE 0x02100200 /* EPCS register base */ |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 100 | |
| 101 | /*------------------------------------------------------------------------ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 102 | * DEBUG |
| 103 | *----------------------------------------------------------------------*/ |
| 104 | #undef CONFIG_ROM_STUBS /* Stubs not in ROM */ |
| 105 | |
| 106 | /*------------------------------------------------------------------------ |
| 107 | * TIMEBASE -- |
| 108 | * |
| 109 | * The high res timer defaults to 1 msec. Since it includes the period |
Scott McNutt | 205458b | 2010-03-30 20:23:04 -0400 | [diff] [blame] | 110 | * registers, the interrupt frequency can be reduced using TMRCNT. |
| 111 | * If the default period is acceptable, TMRCNT can be left undefined. |
| 112 | * TMRMS represents the desired mecs per tick (msecs per interrupt). |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 113 | *----------------------------------------------------------------------*/ |
Graeme Russ | 13ec42b | 2011-07-15 02:18:56 +0000 | [diff] [blame] | 114 | #define CONFIG_SYS_LOW_RES_TIMER |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_NIOS_TMRBASE 0x02120820 /* Tick timer base addr */ |
Scott McNutt | 205458b | 2010-03-30 20:23:04 -0400 | [diff] [blame] | 116 | #define CONFIG_SYS_NIOS_TMRIRQ 3 /* Timer IRQ num */ |
| 117 | #define CONFIG_SYS_NIOS_TMRMS 10 /* Desired period */ |
| 118 | #define CONFIG_SYS_NIOS_TMRCNT \ |
| 119 | (CONFIG_SYS_NIOS_TMRMS * (CONFIG_SYS_CLK_FREQ/1000)) |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 120 | |
| 121 | /*------------------------------------------------------------------------ |
| 122 | * STATUS LED -- Provides a simple blinking led. For Nios2 each board |
| 123 | * must implement its own led routines -- leds are, after all, |
| 124 | * board-specific, no? |
| 125 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_LEDPIO_ADDR 0x02120870 /* LED PIO base addr */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 127 | #define CONFIG_STATUS_LED /* Enable status driver */ |
Thomas Chou | d3db57b | 2012-11-05 12:51:54 +0800 | [diff] [blame] | 128 | #define CONFIG_BOARD_SPECIFIC_LED |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 129 | |
| 130 | #define STATUS_LED_BIT 1 /* Bit-0 on PIO */ |
| 131 | #define STATUS_LED_STATE 1 /* Blinking */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 132 | #define STATUS_LED_PERIOD (500/CONFIG_SYS_NIOS_TMRMS) /* Every 500 msec */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 133 | |
| 134 | /*------------------------------------------------------------------------ |
| 135 | * ETHERNET -- The header file for the SMC91111 driver hurts my eyes ... |
| 136 | * and really doesn't need any additional clutter. So I choose the lazy |
| 137 | * way out to avoid changes there -- define the base address to ensure |
| 138 | * cache bypass so there's no need to monkey with inx/outx macros. |
| 139 | *----------------------------------------------------------------------*/ |
Scott McNutt | 008fb01 | 2006-06-08 12:03:21 -0400 | [diff] [blame] | 140 | #define CONFIG_SMC91111_BASE 0x82110300 /* Base addr (bypass) */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 141 | #define CONFIG_SMC91111 /* Using SMC91c111 */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 142 | #undef CONFIG_SMC91111_EXT_PHY /* Internal PHY */ |
| 143 | #define CONFIG_SMC_USE_32_BIT /* 32-bit interface */ |
| 144 | |
| 145 | #define CONFIG_ETHADDR 08:00:3e:26:0a:5b |
| 146 | #define CONFIG_NETMASK 255.255.255.0 |
| 147 | #define CONFIG_IPADDR 192.168.2.21 |
| 148 | #define CONFIG_SERVERIP 192.168.2.16 |
| 149 | |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 150 | |
| 151 | /* |
Jon Loeliger | beb9ff4 | 2007-07-10 09:22:23 -0500 | [diff] [blame] | 152 | * BOOTP options |
| 153 | */ |
| 154 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 155 | #define CONFIG_BOOTP_BOOTPATH |
| 156 | #define CONFIG_BOOTP_GATEWAY |
| 157 | #define CONFIG_BOOTP_HOSTNAME |
| 158 | |
| 159 | |
| 160 | /* |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 161 | * Command line configuration. |
| 162 | */ |
| 163 | |
| 164 | #define CONFIG_CMD_BDI |
| 165 | #define CONFIG_CMD_DHCP |
| 166 | #define CONFIG_CMD_ECHO |
Mike Frysinger | 78dcaf4 | 2009-01-28 19:08:14 -0500 | [diff] [blame] | 167 | #define CONFIG_CMD_SAVEENV |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 168 | #define CONFIG_CMD_FLASH |
| 169 | #define CONFIG_CMD_IMI |
| 170 | #define CONFIG_CMD_IRQ |
| 171 | #define CONFIG_CMD_LOADS |
| 172 | #define CONFIG_CMD_LOADB |
| 173 | #define CONFIG_CMD_MEMORY |
| 174 | #define CONFIG_CMD_MISC |
| 175 | #define CONFIG_CMD_NET |
| 176 | #define CONFIG_CMD_PING |
| 177 | #define CONFIG_CMD_RUN |
| 178 | #define CONFIG_CMD_SAVES |
| 179 | |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 180 | |
| 181 | /*------------------------------------------------------------------------ |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 182 | * COMPACT FLASH |
| 183 | *----------------------------------------------------------------------*/ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 184 | #if defined(CONFIG_CMD_IDE) |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 185 | #define CONFIG_IDE_PREINIT /* Implement id_preinit */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_IDE_MAXBUS 1 /* 1 IDE bus */ |
| 187 | #define CONFIG_SYS_IDE_MAXDEVICE 1 /* 1 drive per IDE bus */ |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 188 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 189 | #define CONFIG_SYS_ATA_BASE_ADDR 0x00900800 /* ATA base addr */ |
| 190 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 /* IDE0 offset */ |
| 191 | #define CONFIG_SYS_ATA_DATA_OFFSET 0x0040 /* Data IO offset */ |
| 192 | #define CONFIG_SYS_ATA_REG_OFFSET 0x0040 /* Register offset */ |
| 193 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 /* Alternate reg offset */ |
| 194 | #define CONFIG_SYS_ATA_STRIDE 4 /* Width betwix addrs */ |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 195 | #define CONFIG_DOS_PARTITION |
| 196 | |
| 197 | /* Board-specific cf regs */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 198 | #define CONFIG_SYS_CF_PRESENT 0x00900880 /* CF Present PIO base */ |
| 199 | #define CONFIG_SYS_CF_POWER 0x00900890 /* CF Power FET PIO base*/ |
| 200 | #define CONFIG_SYS_CF_ATASEL 0x009008a0 /* CF ATASEL PIO base */ |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 201 | |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 202 | #endif |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 203 | |
| 204 | /*------------------------------------------------------------------------ |
| 205 | * JFFS2 |
| 206 | *----------------------------------------------------------------------*/ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 207 | #if defined(CONFIG_CMD_JFFS2) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 208 | #define CONFIG_SYS_JFFS_CUSTOM_PART /* board defined part */ |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 209 | #endif |
| 210 | |
| 211 | /*------------------------------------------------------------------------ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 212 | * MISC |
| 213 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 214 | #define CONFIG_SYS_LONGHELP /* Provide extended help*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O buf size */ |
| 216 | #define CONFIG_SYS_MAXARGS 16 /* Max command args */ |
| 217 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot arg buf size */ |
| 218 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print buf size */ |
| 219 | #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE /* Default load address */ |
| 220 | #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE /* Start addr for test */ |
| 221 | #define CONFIG_SYS_MEMTEST_END CONFIG_SYS_INIT_SP - 0x00020000 |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 222 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 223 | #define CONFIG_SYS_HUSH_PARSER |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 224 | |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 225 | #endif /* __CONFIG_H */ |