blob: 0d8353ceb26cec7da8fd01c95c76e2e98ddbb24d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Kumar Gala81a21e92007-11-29 00:15:30 -06002/*
Kumar Gala8975d7a2010-12-30 12:09:53 -06003 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Kumar Gala81a21e92007-11-29 00:15:30 -06004 *
5 * (C) Copyright 2000
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Kumar Gala81a21e92007-11-29 00:15:30 -06007 */
8
9#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -070010#include <clock_legacy.h>
Simon Glassdb229612019-08-01 09:46:42 -060011#include <env.h>
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
Simon Glassa9dc0682019-12-28 10:44:59 -070013#include <time.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090014#include <linux/libfdt.h>
Kumar Gala81a21e92007-11-29 00:15:30 -060015#include <fdt_support.h>
Kumar Galaec68f932008-05-29 11:22:06 -050016#include <asm/processor.h>
Vivek Mahajan780e42b2009-09-22 12:48:27 +053017#include <linux/ctype.h>
Kumar Gala76eef3e2009-03-19 03:40:08 -050018#include <asm/io.h>
Zhao Qiang81136a12015-08-28 10:31:50 +080019#include <asm/fsl_fdt.h>
Kumar Gala38449a42009-09-10 03:02:13 -050020#include <asm/fsl_portals.h>
Ahmed Mansouraa270b42017-12-15 16:01:00 -050021#include <fsl_qbman.h>
Sandeep Singh4fb16a12014-06-05 18:49:57 +053022#include <hwconfig.h>
Dipen Dudhat93877732009-09-02 11:25:08 +053023#ifdef CONFIG_FSL_ESDHC
24#include <fsl_esdhc.h>
25#endif
Qianyu Gong8868a642016-02-18 13:02:00 +080026#ifdef CONFIG_SYS_DPAA_FMAN
27#include <fsl_fman.h>
28#endif
Kumar Gala81a21e92007-11-29 00:15:30 -060029
Trent Piephobc424c92008-12-03 15:16:38 -080030DECLARE_GLOBAL_DATA_PTR;
31
Kumar Gala1f164482008-01-17 08:25:45 -060032extern void ft_qe_setup(void *blob);
Poonam Aggrwal4ca72ae2009-09-02 19:40:36 +053033extern void ft_fixup_num_cores(void *blob);
Kumar Gala8975d7a2010-12-30 12:09:53 -060034extern void ft_srio_setup(void *blob);
Kim Phillips868e3462008-06-16 15:55:53 -050035
Kumar Gala36d6b3f2008-01-17 16:48:33 -060036#ifdef CONFIG_MP
37#include "mp.h"
Kumar Gala36d6b3f2008-01-17 16:48:33 -060038
39void ft_fixup_cpu(void *blob, u64 memory_limit)
40{
41 int off;
York Sun2394a0f2012-10-08 07:44:30 +000042 phys_addr_t spin_tbl_addr = get_spin_phys_addr();
York Suna28496f2012-10-08 07:44:25 +000043 u32 bootpg = determine_mp_bootpg(NULL);
Kumar Galae1064b32009-03-31 23:11:05 -050044 u32 id = get_my_id();
Aaron Sierraec8863b2010-09-30 12:22:16 -050045 const char *enable_method;
Sandeep Singh4fb16a12014-06-05 18:49:57 +053046#if defined(T1040_TDM_QUIRK_CCSR_BASE)
47 int ret;
48 int tdm_hwconfig_enabled = 0;
49 char buffer[HWCONFIG_BUFFER_SIZE] = {0};
50#endif
Kumar Gala36d6b3f2008-01-17 16:48:33 -060051
52 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
53 while (off != -FDT_ERR_NOTFOUND) {
54 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
55
56 if (reg) {
York Sun2adf2ce2012-08-17 08:20:26 +000057 u32 phys_cpu_id = thread_to_core(*reg);
58 u64 val = phys_cpu_id * SIZE_BOOT_ENTRY + spin_tbl_addr;
59 val = cpu_to_fdt64(val);
Kumar Gala36d6b3f2008-01-17 16:48:33 -060060 if (*reg == id) {
Matthew McClintock51a11932010-08-19 13:57:48 -050061 fdt_setprop_string(blob, off, "status",
62 "okay");
Kumar Gala36d6b3f2008-01-17 16:48:33 -060063 } else {
Kumar Gala36d6b3f2008-01-17 16:48:33 -060064 fdt_setprop_string(blob, off, "status",
65 "disabled");
Kumar Gala36d6b3f2008-01-17 16:48:33 -060066 }
Aaron Sierraec8863b2010-09-30 12:22:16 -050067
68 if (hold_cores_in_reset(0)) {
69#ifdef CONFIG_FSL_CORENET
70 /* Cores held in reset, use BRR to release */
71 enable_method = "fsl,brr-holdoff";
72#else
73 /* Cores held in reset, use EEBPCR to release */
74 enable_method = "fsl,eebpcr-holdoff";
75#endif
76 } else {
77 /* Cores out of reset and in a spin-loop */
78 enable_method = "spin-table";
79
80 fdt_setprop(blob, off, "cpu-release-addr",
81 &val, sizeof(val));
82 }
83
Matthew McClintock51a11932010-08-19 13:57:48 -050084 fdt_setprop_string(blob, off, "enable-method",
Aaron Sierraec8863b2010-09-30 12:22:16 -050085 enable_method);
Kumar Gala36d6b3f2008-01-17 16:48:33 -060086 } else {
87 printf ("cpu NULL\n");
88 }
89 off = fdt_node_offset_by_prop_value(blob, off,
90 "device_type", "cpu", 4);
91 }
92
Sandeep Singh4fb16a12014-06-05 18:49:57 +053093#if defined(T1040_TDM_QUIRK_CCSR_BASE)
94#define CONFIG_MEM_HOLE_16M 0x1000000
95 /*
96 * Extract hwconfig from environment.
97 * Search for tdm entry in hwconfig.
98 */
Simon Glass64b723f2017-08-03 12:22:12 -060099 ret = env_get_f("hwconfig", buffer, sizeof(buffer));
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530100 if (ret > 0)
101 tdm_hwconfig_enabled = hwconfig_f("tdm", buffer);
102
103 /* Reserve the memory hole created by TDM LAW, so OSes dont use it */
104 if (tdm_hwconfig_enabled) {
105 off = fdt_add_mem_rsv(blob, T1040_TDM_QUIRK_CCSR_BASE,
106 CONFIG_MEM_HOLE_16M);
107 if (off < 0)
108 printf("Failed to reserve memory for tdm: %s\n",
109 fdt_strerror(off));
110 }
111#endif
112
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600113 /* Reserve the boot page so OSes dont use it */
114 if ((u64)bootpg < memory_limit) {
115 off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
116 if (off < 0)
York Sun2394a0f2012-10-08 07:44:30 +0000117 printf("Failed to reserve memory for bootpg: %s\n",
118 fdt_strerror(off));
119 }
York Sun33d57c32012-12-14 06:21:58 +0000120
121#ifndef CONFIG_MPC8xxx_DISABLE_BPTR
122 /*
123 * Reserve the default boot page so OSes dont use it.
124 * The default boot page is always mapped to bootpg above using
125 * boot page translation.
126 */
127 if (0xfffff000ull < memory_limit) {
128 off = fdt_add_mem_rsv(blob, 0xfffff000ull, (u64)4096);
129 if (off < 0) {
130 printf("Failed to reserve memory for 0xfffff000: %s\n",
131 fdt_strerror(off));
132 }
133 }
134#endif
135
York Sun2394a0f2012-10-08 07:44:30 +0000136 /* Reserve spin table page */
137 if (spin_tbl_addr < memory_limit) {
138 off = fdt_add_mem_rsv(blob,
139 (spin_tbl_addr & ~0xffful), 4096);
140 if (off < 0)
141 printf("Failed to reserve memory for spin table: %s\n",
142 fdt_strerror(off));
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600143 }
Tang Yuantian25ccd5d2014-07-23 17:27:53 +0800144#ifdef CONFIG_DEEP_SLEEP
145#ifdef CONFIG_SPL_MMC_BOOT
146 off = fdt_add_mem_rsv(blob, CONFIG_SYS_MMC_U_BOOT_START,
147 CONFIG_SYS_MMC_U_BOOT_SIZE);
148 if (off < 0)
149 printf("Failed to reserve memory for SD deep sleep: %s\n",
150 fdt_strerror(off));
151#elif defined(CONFIG_SPL_SPI_BOOT)
152 off = fdt_add_mem_rsv(blob, CONFIG_SYS_SPI_FLASH_U_BOOT_START,
153 CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE);
154 if (off < 0)
155 printf("Failed to reserve memory for SPI deep sleep: %s\n",
156 fdt_strerror(off));
157#endif
158#endif
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600159}
160#endif
Kumar Gala1f164482008-01-17 08:25:45 -0600161
Kumar Gala76eef3e2009-03-19 03:40:08 -0500162#ifdef CONFIG_SYS_FSL_CPC
163static inline void ft_fixup_l3cache(void *blob, int off)
164{
165 u32 line_size, num_ways, size, num_sets;
166 cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR;
167 u32 cfg0 = in_be32(&cpc->cpccfg0);
168
169 size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC;
170 num_ways = CPC_CFG0_NUM_WAYS(cfg0);
171 line_size = CPC_CFG0_LINE_SZ(cfg0);
172 num_sets = size / (line_size * num_ways);
173
174 fdt_setprop(blob, off, "cache-unified", NULL, 0);
175 fdt_setprop_cell(blob, off, "cache-block-size", line_size);
176 fdt_setprop_cell(blob, off, "cache-size", size);
177 fdt_setprop_cell(blob, off, "cache-sets", num_sets);
178 fdt_setprop_cell(blob, off, "cache-level", 3);
179#ifdef CONFIG_SYS_CACHE_STASHING
180 fdt_setprop_cell(blob, off, "cache-stash-id", 1);
181#endif
182}
183#else
Kumar Galae56f2c52009-03-19 09:16:10 -0500184#define ft_fixup_l3cache(x, y)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500185#endif
Kumar Galae56f2c52009-03-19 09:16:10 -0500186
Chris Packhame0546d12016-12-02 21:22:30 +1300187#if defined(CONFIG_L2_CACHE) || \
188 defined(CONFIG_BACKSIDE_L2_CACHE) || \
189 defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
190static inline void ft_fixup_l2cache_compatible(void *blob, int off)
191{
192 int len;
193 struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
194
195 if (cpu) {
196 char buf[40];
197
198 if (isdigit(cpu->name[0])) {
199 /* MPCxxxx, where xxxx == 4-digit number */
200 len = sprintf(buf, "fsl,mpc%s-l2-cache-controller",
201 cpu->name) + 1;
202 } else {
203 /* Pxxxx or Txxxx, where xxxx == 4-digit number */
204 len = sprintf(buf, "fsl,%c%s-l2-cache-controller",
205 tolower(cpu->name[0]), cpu->name + 1) + 1;
206 }
207
208 /*
209 * append "cache" after the NULL character that the previous
210 * sprintf wrote. This is how a device tree stores multiple
211 * strings in a property.
212 */
213 len += sprintf(buf + len, "cache") + 1;
214
215 fdt_setprop(blob, off, "compatible", buf, len);
216 }
217}
218#endif
219
Kumar Galae56f2c52009-03-19 09:16:10 -0500220#if defined(CONFIG_L2_CACHE)
Kumar Galaec68f932008-05-29 11:22:06 -0500221/* return size in kilobytes */
222static inline u32 l2cache_size(void)
223{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224 volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
Kumar Galaec68f932008-05-29 11:22:06 -0500225 volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
226 u32 ver = SVR_SOC_VER(get_svr());
227
228 switch (l2siz_field) {
229 case 0x0:
230 break;
231 case 0x1:
232 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500233 ver == SVR_8541 || ver == SVR_8555)
Kumar Galaec68f932008-05-29 11:22:06 -0500234 return 128;
235 else
236 return 256;
237 break;
238 case 0x2:
239 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500240 ver == SVR_8541 || ver == SVR_8555)
Kumar Galaec68f932008-05-29 11:22:06 -0500241 return 256;
242 else
243 return 512;
244 break;
245 case 0x3:
246 return 1024;
247 break;
248 }
249
250 return 0;
251}
252
253static inline void ft_fixup_l2cache(void *blob)
254{
Chris Packhame0546d12016-12-02 21:22:30 +1300255 int off;
Kumar Galaec68f932008-05-29 11:22:06 -0500256 u32 *ph;
Kumar Galaec68f932008-05-29 11:22:06 -0500257
258 const u32 line_size = 32;
259 const u32 num_ways = 8;
260 const u32 size = l2cache_size() * 1024;
261 const u32 num_sets = size / (line_size * num_ways);
262
263 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
264 if (off < 0) {
265 debug("no cpu node fount\n");
266 return;
267 }
268
269 ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
270
271 if (ph == NULL) {
272 debug("no next-level-cache property\n");
273 return ;
274 }
275
276 off = fdt_node_offset_by_phandle(blob, *ph);
277 if (off < 0) {
278 printf("%s: %s\n", __func__, fdt_strerror(off));
279 return ;
280 }
281
Chris Packhame0546d12016-12-02 21:22:30 +1300282 ft_fixup_l2cache_compatible(blob, off);
Kumar Galaec68f932008-05-29 11:22:06 -0500283 fdt_setprop(blob, off, "cache-unified", NULL, 0);
284 fdt_setprop_cell(blob, off, "cache-block-size", line_size);
Kumar Galaec68f932008-05-29 11:22:06 -0500285 fdt_setprop_cell(blob, off, "cache-size", size);
286 fdt_setprop_cell(blob, off, "cache-sets", num_sets);
287 fdt_setprop_cell(blob, off, "cache-level", 2);
Kumar Galae56f2c52009-03-19 09:16:10 -0500288
289 /* we dont bother w/L3 since no platform of this type has one */
290}
York Sunc3d87b12012-10-08 07:44:08 +0000291#elif defined(CONFIG_BACKSIDE_L2_CACHE) || \
292 defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
Kumar Galae56f2c52009-03-19 09:16:10 -0500293static inline void ft_fixup_l2cache(void *blob)
294{
295 int off, l2_off, l3_off = -1;
296 u32 *ph;
York Sunc3d87b12012-10-08 07:44:08 +0000297#ifdef CONFIG_BACKSIDE_L2_CACHE
Kumar Galae56f2c52009-03-19 09:16:10 -0500298 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
York Sunc3d87b12012-10-08 07:44:08 +0000299#else
300 struct ccsr_cluster_l2 *l2cache =
301 (struct ccsr_cluster_l2 __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2);
302 u32 l2cfg0 = in_be32(&l2cache->l2cfg0);
303#endif
Kumar Galae56f2c52009-03-19 09:16:10 -0500304 u32 size, line_size, num_ways, num_sets;
Kumar Galae08c6d82011-07-21 00:20:21 -0500305 int has_l2 = 1;
306
307 /* P2040/P2040E has no L2, so dont set any L2 props */
York Sun8cb65482012-07-06 17:10:33 -0500308 if (SVR_SOC_VER(get_svr()) == SVR_P2040)
Kumar Galae08c6d82011-07-21 00:20:21 -0500309 has_l2 = 0;
Kumar Galae56f2c52009-03-19 09:16:10 -0500310
311 size = (l2cfg0 & 0x3fff) * 64 * 1024;
312 num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
313 line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
314 num_sets = size / (line_size * num_ways);
315
316 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
317
318 while (off != -FDT_ERR_NOTFOUND) {
319 ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
320
321 if (ph == NULL) {
322 debug("no next-level-cache property\n");
323 goto next;
324 }
325
326 l2_off = fdt_node_offset_by_phandle(blob, *ph);
327 if (l2_off < 0) {
328 printf("%s: %s\n", __func__, fdt_strerror(off));
329 goto next;
330 }
331
Kumar Galae08c6d82011-07-21 00:20:21 -0500332 if (has_l2) {
Kumar Gala8d2817c2009-03-19 02:53:01 -0500333#ifdef CONFIG_SYS_CACHE_STASHING
Kumar Gala8d2817c2009-03-19 02:53:01 -0500334 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530335#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000336 /* Only initialize every eighth thread */
Scott Wooda77398e2014-03-26 20:30:56 -0500337 if (reg && !((*reg) % 8)) {
338 fdt_setprop_cell(blob, l2_off, "cache-stash-id",
339 (*reg / 4) + 32 + 1);
340 }
York Sunc3d87b12012-10-08 07:44:08 +0000341#else
Scott Wooda77398e2014-03-26 20:30:56 -0500342 if (reg) {
Kumar Gala8d2817c2009-03-19 02:53:01 -0500343 fdt_setprop_cell(blob, l2_off, "cache-stash-id",
Scott Wooda77398e2014-03-26 20:30:56 -0500344 (*reg * 2) + 32 + 1);
345 }
346#endif
Kumar Gala8d2817c2009-03-19 02:53:01 -0500347#endif
348
Kumar Galae08c6d82011-07-21 00:20:21 -0500349 fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
350 fdt_setprop_cell(blob, l2_off, "cache-block-size",
351 line_size);
352 fdt_setprop_cell(blob, l2_off, "cache-size", size);
353 fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
354 fdt_setprop_cell(blob, l2_off, "cache-level", 2);
Chris Packhame0546d12016-12-02 21:22:30 +1300355 ft_fixup_l2cache_compatible(blob, l2_off);
Kumar Galae08c6d82011-07-21 00:20:21 -0500356 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500357
358 if (l3_off < 0) {
359 ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
360
361 if (ph == NULL) {
362 debug("no next-level-cache property\n");
363 goto next;
364 }
365 l3_off = *ph;
366 }
367next:
368 off = fdt_node_offset_by_prop_value(blob, off,
369 "device_type", "cpu", 4);
370 }
371 if (l3_off > 0) {
372 l3_off = fdt_node_offset_by_phandle(blob, l3_off);
373 if (l3_off < 0) {
374 printf("%s: %s\n", __func__, fdt_strerror(off));
375 return ;
376 }
377 ft_fixup_l3cache(blob, l3_off);
378 }
Kumar Galaec68f932008-05-29 11:22:06 -0500379}
380#else
381#define ft_fixup_l2cache(x)
382#endif
383
384static inline void ft_fixup_cache(void *blob)
385{
386 int off;
387
388 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
389
390 while (off != -FDT_ERR_NOTFOUND) {
391 u32 l1cfg0 = mfspr(SPRN_L1CFG0);
392 u32 l1cfg1 = mfspr(SPRN_L1CFG1);
393 u32 isize, iline_size, inum_sets, inum_ways;
394 u32 dsize, dline_size, dnum_sets, dnum_ways;
395
396 /* d-side config */
397 dsize = (l1cfg0 & 0x7ff) * 1024;
398 dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
399 dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
400 dnum_sets = dsize / (dline_size * dnum_ways);
401
402 fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
Kumar Galaec68f932008-05-29 11:22:06 -0500403 fdt_setprop_cell(blob, off, "d-cache-size", dsize);
404 fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
405
Kumar Gala8d2817c2009-03-19 02:53:01 -0500406#ifdef CONFIG_SYS_CACHE_STASHING
407 {
408 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
409 if (reg)
410 fdt_setprop_cell(blob, off, "cache-stash-id",
411 (*reg * 2) + 32 + 0);
412 }
413#endif
414
Kumar Galaec68f932008-05-29 11:22:06 -0500415 /* i-side config */
416 isize = (l1cfg1 & 0x7ff) * 1024;
417 inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
418 iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
419 inum_sets = isize / (iline_size * inum_ways);
420
421 fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
Kumar Galaec68f932008-05-29 11:22:06 -0500422 fdt_setprop_cell(blob, off, "i-cache-size", isize);
423 fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
424
425 off = fdt_node_offset_by_prop_value(blob, off,
426 "device_type", "cpu", 4);
427 }
428
429 ft_fixup_l2cache(blob);
430}
431
432
Andy Fleminge3366052008-10-07 08:09:50 -0500433void fdt_add_enet_stashing(void *fdt)
434{
435 do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
436
437 do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
438
439 do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
Pankaj Chauhand829fb62011-01-25 14:44:57 +0530440 do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1);
441 do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1);
442 do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1);
Andy Fleminge3366052008-10-07 08:09:50 -0500443}
444
Kumar Galab915e0d2009-03-19 02:46:28 -0500445#if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
Kumar Gala302a65c2011-07-31 12:55:39 -0500446#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Gala3f35bb52010-07-10 06:38:16 -0500447static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
448 unsigned long freq)
Kumar Galab915e0d2009-03-19 02:46:28 -0500449{
Kumar Gala3f35bb52010-07-10 06:38:16 -0500450 phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
451 int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
Kumar Galab915e0d2009-03-19 02:46:28 -0500452
453 if (off >= 0) {
454 off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
455 if (off > 0)
456 printf("WARNING enable to set clock-frequency "
Kumar Gala3f35bb52010-07-10 06:38:16 -0500457 "for %s: %s\n", compat, fdt_strerror(off));
Kumar Galab915e0d2009-03-19 02:46:28 -0500458 }
459}
Kumar Gala302a65c2011-07-31 12:55:39 -0500460#endif
Kumar Galab915e0d2009-03-19 02:46:28 -0500461
462static void ft_fixup_dpaa_clks(void *blob)
463{
464 sys_info_t sysinfo;
465
466 get_sys_info(&sysinfo);
Kumar Gala302a65c2011-07-31 12:55:39 -0500467#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Gala3f35bb52010-07-10 06:38:16 -0500468 ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530469 sysinfo.freq_fman[0]);
Kumar Galab915e0d2009-03-19 02:46:28 -0500470
471#if (CONFIG_SYS_NUM_FMAN == 2)
Kumar Gala3f35bb52010-07-10 06:38:16 -0500472 ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530473 sysinfo.freq_fman[1]);
Kumar Galab915e0d2009-03-19 02:46:28 -0500474#endif
Kumar Gala302a65c2011-07-31 12:55:39 -0500475#endif
Kumar Galab915e0d2009-03-19 02:46:28 -0500476
Haiying Wang09d0aa92012-10-11 07:13:39 +0000477#ifdef CONFIG_SYS_DPAA_QBMAN
478 do_fixup_by_compat_u32(blob, "fsl,qman",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530479 "clock-frequency", sysinfo.freq_qman, 1);
Haiying Wang09d0aa92012-10-11 07:13:39 +0000480#endif
481
Kumar Galab915e0d2009-03-19 02:46:28 -0500482#ifdef CONFIG_SYS_DPAA_PME
Kumar Gala3f35bb52010-07-10 06:38:16 -0500483 do_fixup_by_compat_u32(blob, "fsl,pme",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530484 "clock-frequency", sysinfo.freq_pme, 1);
Kumar Galab915e0d2009-03-19 02:46:28 -0500485#endif
486}
487#else
488#define ft_fixup_dpaa_clks(x)
489#endif
490
Liu Yud555da12010-01-15 14:58:40 +0800491#ifdef CONFIG_QE
492static void ft_fixup_qe_snum(void *blob)
493{
494 unsigned int svr;
495
496 svr = mfspr(SPRN_SVR);
York Sun8cb65482012-07-06 17:10:33 -0500497 if (SVR_SOC_VER(svr) == SVR_8569) {
Liu Yud555da12010-01-15 14:58:40 +0800498 if(IS_SVR_REV(svr, 1, 0))
499 do_fixup_by_compat_u32(blob, "fsl,qe",
500 "fsl,qe-num-snums", 46, 1);
501 else
502 do_fixup_by_compat_u32(blob, "fsl,qe",
503 "fsl,qe-num-snums", 76, 1);
504 }
505}
506#endif
507
York Sun84be8a92016-11-18 11:24:40 -0800508#if defined(CONFIG_ARCH_P4080)
Shengzhou Liu320c2d22011-10-14 16:26:06 +0800509static void fdt_fixup_usb(void *fdt)
510{
511 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
512 u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
513 int off;
514
515 off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-mph");
516 if ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) !=
517 FSL_CORENET_RCWSR11_EC1_FM1_USB1)
518 fdt_status_disabled(fdt, off);
519
520 off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-dr");
521 if ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) !=
522 FSL_CORENET_RCWSR11_EC2_USB2)
523 fdt_status_disabled(fdt, off);
524}
525#else
526#define fdt_fixup_usb(x)
527#endif
528
York Sun0fad3262016-11-21 13:35:41 -0800529#if defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T4240) || \
York Sunc1845032016-11-21 13:41:30 -0800530 defined(CONFIG_ARCH_T4160)
Shengzhou Liu55d9f822014-05-19 15:08:14 +0800531void fdt_fixup_dma3(void *blob)
532{
533 /* the 3rd DMA is not functional if SRIO2 is chosen */
534 int nodeoff;
535 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
536
537#define CONFIG_SYS_ELO3_DMA3 (0xffe000000 + 0x102300)
York Sune20c6852016-11-21 12:54:19 -0800538#if defined(CONFIG_ARCH_T2080)
Shengzhou Liu55d9f822014-05-19 15:08:14 +0800539 u32 srds_prtcl_s2 = in_be32(&gur->rcwsr[4]) &
540 FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
541 srds_prtcl_s2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
542
543 switch (srds_prtcl_s2) {
544 case 0x29:
545 case 0x2d:
546 case 0x2e:
York Sunc1845032016-11-21 13:41:30 -0800547#elif defined(CONFIG_ARCH_T4240) || defined(CONFIG_ARCH_T4160)
Shengzhou Liu55d9f822014-05-19 15:08:14 +0800548 u32 srds_prtcl_s4 = in_be32(&gur->rcwsr[4]) &
549 FSL_CORENET2_RCWSR4_SRDS4_PRTCL;
550 srds_prtcl_s4 >>= FSL_CORENET2_RCWSR4_SRDS4_PRTCL_SHIFT;
551
552 switch (srds_prtcl_s4) {
553 case 6:
554 case 8:
555 case 14:
556 case 16:
557#endif
558 nodeoff = fdt_node_offset_by_compat_reg(blob, "fsl,elo3-dma",
559 CONFIG_SYS_ELO3_DMA3);
560 if (nodeoff > 0)
561 fdt_status_disabled(blob, nodeoff);
562 else
563 printf("WARNING: unable to disable dma3\n");
564 break;
565 default:
566 break;
567 }
568}
569#else
570#define fdt_fixup_dma3(x)
571#endif
572
York Suna5b5d882016-11-18 13:11:12 -0800573#if defined(CONFIG_ARCH_T1040)
Codrin Ciubotariu568623a2014-03-28 18:57:29 +0200574static void fdt_fixup_l2_switch(void *blob)
575{
576 uchar l2swaddr[6];
577 int node;
578
579 /* The l2switch node from device-tree has
580 * compatible string "vitesse-9953" */
581 node = fdt_node_offset_by_compatible(blob, -1, "vitesse-9953");
582 if (node == -FDT_ERR_NOTFOUND)
583 /* no l2switch node has been found */
584 return;
585
586 /* Get MAC address for the l2switch from "l2switchaddr"*/
Simon Glass399a9ce2017-08-03 12:22:14 -0600587 if (!eth_env_get_enetaddr("l2switchaddr", l2swaddr)) {
Codrin Ciubotariu568623a2014-03-28 18:57:29 +0200588 printf("Warning: MAC address for l2switch not found\n");
589 memset(l2swaddr, 0, sizeof(l2swaddr));
590 }
591
592 /* Add MAC address to l2switch node */
593 fdt_setprop(blob, node, "local-mac-address", l2swaddr,
594 sizeof(l2swaddr));
595}
596#else
597#define fdt_fixup_l2_switch(x)
598#endif
599
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900600void ft_cpu_setup(void *blob, struct bd_info *bd)
Kumar Gala81a21e92007-11-29 00:15:30 -0600601{
Haiying Wangbb8aea72009-01-15 11:58:35 -0500602 int off;
603 int val;
Laurentiu TUDOR1e573e92013-10-23 15:20:45 +0300604 int len;
Haiying Wangbb8aea72009-01-15 11:58:35 -0500605 sys_info_t sysinfo;
606
Kim Phillips868e3462008-06-16 15:55:53 -0500607 /* delete crypto node if not on an E-processor */
608 if (!IS_E_PROCESSOR(get_svr()))
609 fdt_fixup_crypto_node(blob, 0);
Vakul Garg90a7f9f2013-01-23 22:52:31 +0000610#if CONFIG_SYS_FSL_SEC_COMPAT >= 4
611 else {
612 ccsr_sec_t __iomem *sec;
613
614 sec = (void __iomem *)CONFIG_SYS_FSL_SEC_ADDR;
Ruchika Guptabb7143b2014-09-09 11:50:31 +0530615 fdt_fixup_crypto_node(blob, sec_in32(&sec->secvid_ms));
Vakul Garg90a7f9f2013-01-23 22:52:31 +0000616 }
617#endif
Kim Phillips868e3462008-06-16 15:55:53 -0500618
Andy Fleminge3366052008-10-07 08:09:50 -0500619 fdt_add_enet_stashing(blob);
Kumar Gala81a21e92007-11-29 00:15:30 -0600620
York Sun972cc402013-06-25 11:37:41 -0700621#ifndef CONFIG_FSL_TBCLK_EXTRA_DIV
622#define CONFIG_FSL_TBCLK_EXTRA_DIV 1
623#endif
Kumar Gala81a21e92007-11-29 00:15:30 -0600624 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
York Sun972cc402013-06-25 11:37:41 -0700625 "timebase-frequency", get_tbclk() / CONFIG_FSL_TBCLK_EXTRA_DIV,
626 1);
Kumar Gala81a21e92007-11-29 00:15:30 -0600627 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
628 "bus-frequency", bd->bi_busfreq, 1);
Haiying Wangbb8aea72009-01-15 11:58:35 -0500629 get_sys_info(&sysinfo);
630 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
631 while (off != -FDT_ERR_NOTFOUND) {
Laurentiu TUDOR1e573e92013-10-23 15:20:45 +0300632 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", &len);
633 val = cpu_to_fdt32(sysinfo.freq_processor[(*reg) / (len / 4)]);
Haiying Wangbb8aea72009-01-15 11:58:35 -0500634 fdt_setprop(blob, off, "clock-frequency", &val, 4);
635 off = fdt_node_offset_by_prop_value(blob, off, "device_type",
636 "cpu", 4);
637 }
Kumar Gala81a21e92007-11-29 00:15:30 -0600638 do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
639 "bus-frequency", bd->bi_busfreq, 1);
Trent Piephobc424c92008-12-03 15:16:38 -0800640
Kumar Gala81a21e92007-11-29 00:15:30 -0600641#ifdef CONFIG_QE
Kumar Gala1f164482008-01-17 08:25:45 -0600642 ft_qe_setup(blob);
Liu Yud555da12010-01-15 14:58:40 +0800643 ft_fixup_qe_snum(blob);
Kumar Gala81a21e92007-11-29 00:15:30 -0600644#endif
645
Qianyu Gong8868a642016-02-18 13:02:00 +0800646#ifdef CONFIG_SYS_DPAA_FMAN
Timur Tabibb763662011-05-03 13:35:11 -0500647 fdt_fixup_fman_firmware(blob);
Qianyu Gong8868a642016-02-18 13:02:00 +0800648#endif
Timur Tabibb763662011-05-03 13:35:11 -0500649
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200650#ifdef CONFIG_SYS_NS16550
Kumar Gala81a21e92007-11-29 00:15:30 -0600651 do_fixup_by_compat_u32(blob, "ns16550",
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200652 "clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
Kumar Gala81a21e92007-11-29 00:15:30 -0600653#endif
654
655#ifdef CONFIG_CPM2
656 do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
Masahiro Yamada197c7202014-04-04 20:09:58 +0900657 "current-speed", gd->baudrate, 1);
Kumar Gala81a21e92007-11-29 00:15:30 -0600658
659 do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
660 "clock-frequency", bd->bi_brgfreq, 1);
661#endif
662
Kumar Galab7177d72010-07-10 06:55:41 -0500663#ifdef CONFIG_FSL_CORENET
664 do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
665 "clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
Andy Fleming7bd4b722013-06-17 15:10:28 -0500666 do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-2.0",
Tang Yuantian337c47b2013-02-28 23:24:34 +0000667 "clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
Dongsheng.wang@freescale.com109a8d32013-01-30 18:51:52 +0000668 do_fixup_by_compat_u32(blob, "fsl,mpic",
669 "clock-frequency", get_bus_freq(0)/2, 1);
670#else
671 do_fixup_by_compat_u32(blob, "fsl,mpic",
672 "clock-frequency", get_bus_freq(0), 1);
Kumar Galab7177d72010-07-10 06:55:41 -0500673#endif
674
Stefan Roesea13a2aa2020-08-12 13:16:36 +0200675 fdt_fixup_memory(blob, (u64)gd->ram_base, (u64)gd->ram_size);
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600676
677#ifdef CONFIG_MP
Stefan Roesea13a2aa2020-08-12 13:16:36 +0200678 ft_fixup_cpu(blob, (u64)gd->ram_base + (u64)gd->ram_size);
Poonam Aggrwal4ca72ae2009-09-02 19:40:36 +0530679 ft_fixup_num_cores(blob);
Kumar Gala819a4792010-06-09 22:33:53 -0500680#endif
Kumar Galaec68f932008-05-29 11:22:06 -0500681
682 ft_fixup_cache(blob);
Dipen Dudhat93877732009-09-02 11:25:08 +0530683
684#if defined(CONFIG_FSL_ESDHC)
685 fdt_fixup_esdhc(blob, bd);
686#endif
Kumar Galab915e0d2009-03-19 02:46:28 -0500687
688 ft_fixup_dpaa_clks(blob);
Kumar Gala38449a42009-09-10 03:02:13 -0500689
690#if defined(CONFIG_SYS_BMAN_MEM_PHYS)
691 fdt_portal(blob, "fsl,bman-portal", "bman-portals",
692 (u64)CONFIG_SYS_BMAN_MEM_PHYS,
693 CONFIG_SYS_BMAN_MEM_SIZE);
Haiying Wangd38d4b22011-03-01 09:30:07 -0500694 fdt_fixup_bportals(blob);
Kumar Gala38449a42009-09-10 03:02:13 -0500695#endif
696
697#if defined(CONFIG_SYS_QMAN_MEM_PHYS)
698 fdt_portal(blob, "fsl,qman-portal", "qman-portals",
699 (u64)CONFIG_SYS_QMAN_MEM_PHYS,
700 CONFIG_SYS_QMAN_MEM_SIZE);
701
702 fdt_fixup_qportals(blob);
703#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600704
705#ifdef CONFIG_SYS_SRIO
706 ft_srio_setup(blob);
707#endif
bhaskar upadhaya2c7ab3e2011-02-02 14:44:28 +0000708
709 /*
710 * system-clock = CCB clock/2
711 * Here gd->bus_clk = CCB clock
712 * We are using the system clock as 1588 Timer reference
713 * clock source select
714 */
715 do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer",
716 "timer-frequency", gd->bus_clk/2, 1);
Bhaskar Upadhayab89130d2011-03-04 20:27:58 +0530717
Jia Hongtaof37569d2011-11-15 15:04:11 +0800718 /*
719 * clock-freq should change to clock-frequency and
720 * flexcan-v1.0 should change to p1010-flexcan respectively
721 * in the future.
722 */
723 do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
724 "clock_freq", gd->bus_clk/2, 1);
725
Bhaskar Upadhayab89130d2011-03-04 20:27:58 +0530726 do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
Jia Hongtaof37569d2011-11-15 15:04:11 +0800727 "clock-frequency", gd->bus_clk/2, 1);
728
729 do_fixup_by_compat_u32(blob, "fsl,p1010-flexcan",
730 "clock-frequency", gd->bus_clk/2, 1);
Shengzhou Liu320c2d22011-10-14 16:26:06 +0800731
732 fdt_fixup_usb(blob);
Codrin Ciubotariu568623a2014-03-28 18:57:29 +0200733
734 fdt_fixup_l2_switch(blob);
Shengzhou Liu55d9f822014-05-19 15:08:14 +0800735
736 fdt_fixup_dma3(blob);
Kumar Gala81a21e92007-11-29 00:15:30 -0600737}
Timur Tabi89e48702011-05-03 13:24:08 -0500738
739/*
740 * For some CCSR devices, we only have the virtual address, not the physical
741 * address. This is because we map CCSR as a whole, so we typically don't need
742 * a macro for the physical address of any device within CCSR. In this case,
743 * we calculate the physical address of that device using it's the difference
744 * between the virtual address of the device and the virtual address of the
745 * beginning of CCSR.
746 */
747#define CCSR_VIRT_TO_PHYS(x) \
748 (CONFIG_SYS_CCSRBAR_PHYS + ((x) - CONFIG_SYS_CCSRBAR))
749
Timur Tabi186d7a52011-11-16 13:28:34 -0600750static void msg(const char *name, uint64_t uaddr, uint64_t daddr)
751{
752 printf("Warning: U-Boot configured %s at address %llx,\n"
753 "but the device tree has it at %llx\n", name, uaddr, daddr);
754}
755
Timur Tabi89e48702011-05-03 13:24:08 -0500756/*
757 * Verify the device tree
758 *
759 * This function compares several CONFIG_xxx macros that contain physical
760 * addresses with the corresponding nodes in the device tree, to see if
761 * the physical addresses are all correct. For example, if
762 * CONFIG_SYS_NS16550_COM1 is defined, then it contains the virtual address
763 * of the first UART. We convert this to a physical address and compare
764 * that with the physical address of the first ns16550-compatible node
765 * in the device tree. If they don't match, then we display a warning.
766 *
767 * Returns 1 on success, 0 on failure
768 */
769int ft_verify_fdt(void *fdt)
770{
Timur Tabi186d7a52011-11-16 13:28:34 -0600771 uint64_t addr = 0;
Timur Tabi89e48702011-05-03 13:24:08 -0500772 int aliases;
773 int off;
774
775 /* First check the CCSR base address */
776 off = fdt_node_offset_by_prop_value(fdt, -1, "device_type", "soc", 4);
Tom Rini0fb36062017-08-03 09:33:07 -0400777 if (off > 0) {
778 int size;
779 u32 naddr;
780 const fdt32_t *prop;
781
782 naddr = fdt_address_cells(fdt, off);
783 prop = fdt_getprop(fdt, off, "ranges", &size);
784 addr = fdt_translate_address(fdt, off, prop + naddr);
785 }
Timur Tabi89e48702011-05-03 13:24:08 -0500786
Timur Tabi186d7a52011-11-16 13:28:34 -0600787 if (!addr) {
Timur Tabi89e48702011-05-03 13:24:08 -0500788 printf("Warning: could not determine base CCSR address in "
789 "device tree\n");
790 /* No point in checking anything else */
791 return 0;
792 }
793
Timur Tabi186d7a52011-11-16 13:28:34 -0600794 if (addr != CONFIG_SYS_CCSRBAR_PHYS) {
795 msg("CCSR", CONFIG_SYS_CCSRBAR_PHYS, addr);
Timur Tabi89e48702011-05-03 13:24:08 -0500796 /* No point in checking anything else */
797 return 0;
798 }
799
800 /*
Timur Tabi186d7a52011-11-16 13:28:34 -0600801 * Check some nodes via aliases. We assume that U-Boot and the device
802 * tree enumerate the devices equally. E.g. the first serial port in
803 * U-Boot is the same as "serial0" in the device tree.
Timur Tabi89e48702011-05-03 13:24:08 -0500804 */
805 aliases = fdt_path_offset(fdt, "/aliases");
806 if (aliases > 0) {
807#ifdef CONFIG_SYS_NS16550_COM1
808 if (!fdt_verify_alias_address(fdt, aliases, "serial0",
809 CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM1)))
810 return 0;
811#endif
812
813#ifdef CONFIG_SYS_NS16550_COM2
814 if (!fdt_verify_alias_address(fdt, aliases, "serial1",
815 CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM2)))
816 return 0;
817#endif
818 }
Timur Tabi186d7a52011-11-16 13:28:34 -0600819
820 /*
821 * The localbus node is typically a root node, even though the lbc
822 * controller is part of CCSR. If we were to put the lbc node under
823 * the SOC node, then the 'ranges' property in the lbc node would
824 * translate through the 'ranges' property of the parent SOC node, and
825 * we don't want that. Since it's a separate node, it's possible for
826 * the 'reg' property to be wrong, so check it here. For now, we
827 * only check for "fsl,elbc" nodes.
828 */
829#ifdef CONFIG_SYS_LBC_ADDR
830 off = fdt_node_offset_by_compatible(fdt, -1, "fsl,elbc");
831 if (off > 0) {
Kim Phillips6542c072013-01-16 14:00:11 +0000832 const fdt32_t *reg = fdt_getprop(fdt, off, "reg", NULL);
Timur Tabi186d7a52011-11-16 13:28:34 -0600833 if (reg) {
834 uint64_t uaddr = CCSR_VIRT_TO_PHYS(CONFIG_SYS_LBC_ADDR);
835
836 addr = fdt_translate_address(fdt, off, reg);
837 if (uaddr != addr) {
838 msg("the localbus", uaddr, addr);
839 return 0;
840 }
841 }
842 }
843#endif
Timur Tabi89e48702011-05-03 13:24:08 -0500844
845 return 1;
846}
Zhao Qiang81136a12015-08-28 10:31:50 +0800847
848void fdt_del_diu(void *blob)
849{
850 int nodeoff = 0;
851
852 while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
853 "fsl,diu")) >= 0) {
854 fdt_del_node(blob, nodeoff);
855 }
856}