Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com> |
| 4 | * |
| 5 | * Derived from linux/arch/mips/bcm63xx/cpu.c: |
| 6 | * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr> |
| 7 | * Copyright (C) 2009 Florian Fainelli <florian@openwrt.org> |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <common.h> |
Simon Glass | 11c89f3 | 2017-05-17 17:18:03 -0600 | [diff] [blame] | 11 | #include <dm.h> |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 12 | #include <errno.h> |
Simon Glass | 8e16b1e | 2019-12-28 10:45:05 -0700 | [diff] [blame] | 13 | #include <init.h> |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 14 | #include <ram.h> |
| 15 | #include <asm/io.h> |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 16 | |
Álvaro Fernández Rojas | 11471a6 | 2017-05-16 18:39:02 +0200 | [diff] [blame] | 17 | #define SDRAM_CFG_REG 0x0 |
| 18 | #define SDRAM_CFG_COL_SHIFT 4 |
| 19 | #define SDRAM_CFG_COL_MASK (0x3 << SDRAM_CFG_COL_SHIFT) |
| 20 | #define SDRAM_CFG_ROW_SHIFT 6 |
| 21 | #define SDRAM_CFG_ROW_MASK (0x3 << SDRAM_CFG_ROW_SHIFT) |
| 22 | #define SDRAM_CFG_32B_SHIFT 10 |
| 23 | #define SDRAM_CFG_32B_MASK (1 << SDRAM_CFG_32B_SHIFT) |
| 24 | #define SDRAM_CFG_BANK_SHIFT 13 |
| 25 | #define SDRAM_CFG_BANK_MASK (1 << SDRAM_CFG_BANK_SHIFT) |
Álvaro Fernández Rojas | cb93652 | 2018-01-20 19:16:03 +0100 | [diff] [blame] | 26 | #define SDRAM_6318_SPACE_SHIFT 4 |
| 27 | #define SDRAM_6318_SPACE_MASK (0xf << SDRAM_6318_SPACE_SHIFT) |
Álvaro Fernández Rojas | 11471a6 | 2017-05-16 18:39:02 +0200 | [diff] [blame] | 28 | |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 29 | #define MEMC_CFG_REG 0x4 |
| 30 | #define MEMC_CFG_32B_SHIFT 1 |
| 31 | #define MEMC_CFG_32B_MASK (1 << MEMC_CFG_32B_SHIFT) |
| 32 | #define MEMC_CFG_COL_SHIFT 3 |
| 33 | #define MEMC_CFG_COL_MASK (0x3 << MEMC_CFG_COL_SHIFT) |
| 34 | #define MEMC_CFG_ROW_SHIFT 6 |
| 35 | #define MEMC_CFG_ROW_MASK (0x3 << MEMC_CFG_ROW_SHIFT) |
| 36 | |
| 37 | #define DDR_CSEND_REG 0x8 |
| 38 | |
| 39 | struct bmips_ram_priv; |
| 40 | |
| 41 | struct bmips_ram_hw { |
| 42 | ulong (*get_ram_size)(struct bmips_ram_priv *); |
| 43 | }; |
| 44 | |
| 45 | struct bmips_ram_priv { |
| 46 | void __iomem *regs; |
Philippe Reynes | 13b8ec8 | 2018-07-16 19:06:13 +0200 | [diff] [blame] | 47 | u32 force_size; |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 48 | const struct bmips_ram_hw *hw; |
| 49 | }; |
| 50 | |
Álvaro Fernández Rojas | cb93652 | 2018-01-20 19:16:03 +0100 | [diff] [blame] | 51 | static ulong bcm6318_get_ram_size(struct bmips_ram_priv *priv) |
| 52 | { |
| 53 | u32 val; |
| 54 | |
| 55 | val = readl_be(priv->regs + SDRAM_CFG_REG); |
| 56 | val = (val & SDRAM_6318_SPACE_MASK) >> SDRAM_6318_SPACE_SHIFT; |
| 57 | |
| 58 | return (1 << (val + 20)); |
| 59 | } |
| 60 | |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 61 | static ulong bcm6328_get_ram_size(struct bmips_ram_priv *priv) |
| 62 | { |
| 63 | return readl_be(priv->regs + DDR_CSEND_REG) << 24; |
| 64 | } |
| 65 | |
Álvaro Fernández Rojas | 029d7cf | 2017-05-16 18:39:01 +0200 | [diff] [blame] | 66 | static ulong bmips_dram_size(unsigned int cols, unsigned int rows, |
| 67 | unsigned int is_32b, unsigned int banks) |
| 68 | { |
| 69 | rows += 11; /* 0 => 11 address bits ... 2 => 13 address bits */ |
| 70 | cols += 8; /* 0 => 8 address bits ... 2 => 10 address bits */ |
| 71 | is_32b += 1; |
| 72 | |
| 73 | return 1 << (cols + rows + is_32b + banks); |
| 74 | } |
| 75 | |
Álvaro Fernández Rojas | 11471a6 | 2017-05-16 18:39:02 +0200 | [diff] [blame] | 76 | static ulong bcm6338_get_ram_size(struct bmips_ram_priv *priv) |
| 77 | { |
| 78 | unsigned int cols = 0, rows = 0, is_32b = 0, banks = 0; |
| 79 | u32 val; |
| 80 | |
| 81 | val = readl_be(priv->regs + SDRAM_CFG_REG); |
| 82 | rows = (val & SDRAM_CFG_ROW_MASK) >> SDRAM_CFG_ROW_SHIFT; |
| 83 | cols = (val & SDRAM_CFG_COL_MASK) >> SDRAM_CFG_COL_SHIFT; |
| 84 | is_32b = (val & SDRAM_CFG_32B_MASK) ? 1 : 0; |
| 85 | banks = (val & SDRAM_CFG_BANK_MASK) ? 2 : 1; |
| 86 | |
| 87 | return bmips_dram_size(cols, rows, is_32b, banks); |
| 88 | } |
| 89 | |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 90 | static ulong bcm6358_get_ram_size(struct bmips_ram_priv *priv) |
| 91 | { |
Álvaro Fernández Rojas | 029d7cf | 2017-05-16 18:39:01 +0200 | [diff] [blame] | 92 | unsigned int cols = 0, rows = 0, is_32b = 0; |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 93 | u32 val; |
| 94 | |
| 95 | val = readl_be(priv->regs + MEMC_CFG_REG); |
| 96 | rows = (val & MEMC_CFG_ROW_MASK) >> MEMC_CFG_ROW_SHIFT; |
| 97 | cols = (val & MEMC_CFG_COL_MASK) >> MEMC_CFG_COL_SHIFT; |
Álvaro Fernández Rojas | 029d7cf | 2017-05-16 18:39:01 +0200 | [diff] [blame] | 98 | is_32b = (val & MEMC_CFG_32B_MASK) ? 0 : 1; |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 99 | |
Álvaro Fernández Rojas | 029d7cf | 2017-05-16 18:39:01 +0200 | [diff] [blame] | 100 | return bmips_dram_size(cols, rows, is_32b, 2); |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 101 | } |
| 102 | |
| 103 | static int bmips_ram_get_info(struct udevice *dev, struct ram_info *info) |
| 104 | { |
| 105 | struct bmips_ram_priv *priv = dev_get_priv(dev); |
| 106 | const struct bmips_ram_hw *hw = priv->hw; |
| 107 | |
| 108 | info->base = 0x80000000; |
Philippe Reynes | 13b8ec8 | 2018-07-16 19:06:13 +0200 | [diff] [blame] | 109 | if (priv->force_size) |
| 110 | info->size = priv->force_size; |
| 111 | else |
| 112 | info->size = hw->get_ram_size(priv); |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 113 | |
| 114 | return 0; |
| 115 | } |
| 116 | |
| 117 | static const struct ram_ops bmips_ram_ops = { |
| 118 | .get_info = bmips_ram_get_info, |
| 119 | }; |
| 120 | |
Álvaro Fernández Rojas | cb93652 | 2018-01-20 19:16:03 +0100 | [diff] [blame] | 121 | static const struct bmips_ram_hw bmips_ram_bcm6318 = { |
| 122 | .get_ram_size = bcm6318_get_ram_size, |
| 123 | }; |
| 124 | |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 125 | static const struct bmips_ram_hw bmips_ram_bcm6328 = { |
| 126 | .get_ram_size = bcm6328_get_ram_size, |
| 127 | }; |
| 128 | |
Álvaro Fernández Rojas | 11471a6 | 2017-05-16 18:39:02 +0200 | [diff] [blame] | 129 | static const struct bmips_ram_hw bmips_ram_bcm6338 = { |
| 130 | .get_ram_size = bcm6338_get_ram_size, |
| 131 | }; |
| 132 | |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 133 | static const struct bmips_ram_hw bmips_ram_bcm6358 = { |
| 134 | .get_ram_size = bcm6358_get_ram_size, |
| 135 | }; |
| 136 | |
| 137 | static const struct udevice_id bmips_ram_ids[] = { |
| 138 | { |
Álvaro Fernández Rojas | cb93652 | 2018-01-20 19:16:03 +0100 | [diff] [blame] | 139 | .compatible = "brcm,bcm6318-mc", |
| 140 | .data = (ulong)&bmips_ram_bcm6318, |
| 141 | }, { |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 142 | .compatible = "brcm,bcm6328-mc", |
| 143 | .data = (ulong)&bmips_ram_bcm6328, |
| 144 | }, { |
Álvaro Fernández Rojas | 11471a6 | 2017-05-16 18:39:02 +0200 | [diff] [blame] | 145 | .compatible = "brcm,bcm6338-mc", |
| 146 | .data = (ulong)&bmips_ram_bcm6338, |
| 147 | }, { |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 148 | .compatible = "brcm,bcm6358-mc", |
| 149 | .data = (ulong)&bmips_ram_bcm6358, |
Álvaro Fernández Rojas | d13179d | 2017-05-11 11:01:29 +0200 | [diff] [blame] | 150 | }, { /* sentinel */ } |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 151 | }; |
| 152 | |
| 153 | static int bmips_ram_probe(struct udevice *dev) |
| 154 | { |
| 155 | struct bmips_ram_priv *priv = dev_get_priv(dev); |
| 156 | const struct bmips_ram_hw *hw = |
| 157 | (const struct bmips_ram_hw *)dev_get_driver_data(dev); |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 158 | |
Álvaro Fernández Rojas | 49a65ca | 2018-03-22 19:39:38 +0100 | [diff] [blame] | 159 | priv->regs = dev_remap_addr(dev); |
| 160 | if (!priv->regs) |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 161 | return -EINVAL; |
| 162 | |
Philippe Reynes | 13b8ec8 | 2018-07-16 19:06:13 +0200 | [diff] [blame] | 163 | dev_read_u32(dev, "force-size", &priv->force_size); |
| 164 | |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 165 | priv->hw = hw; |
| 166 | |
| 167 | return 0; |
| 168 | } |
| 169 | |
| 170 | U_BOOT_DRIVER(bmips_ram) = { |
| 171 | .name = "bmips-mc", |
| 172 | .id = UCLASS_RAM, |
| 173 | .of_match = bmips_ram_ids, |
| 174 | .probe = bmips_ram_probe, |
| 175 | .priv_auto_alloc_size = sizeof(struct bmips_ram_priv), |
| 176 | .ops = &bmips_ram_ops, |
Álvaro Fernández Rojas | b6d6aad | 2017-04-25 00:39:19 +0200 | [diff] [blame] | 177 | }; |